Partially Redundant Logic Detection Using Symbolic Equivalence Checking in Reversible and Irreversible Logic Circuits.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/date/FeinsteinTM08
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/date/FeinsteinTM08
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/D._Michael_Miller
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/David_Y._Feinstein
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Mitchell_A._Thornton
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FDATE.2008.4484932
>
foaf:
homepage
<
https://doi.org/10.1109/DATE.2008.4484932
>
dc:
identifier
DBLP conf/date/FeinsteinTM08
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FDATE.2008.4484932
(xsd:string)
dcterms:
issued
2008
(xsd:gYear)
rdfs:
label
Partially Redundant Logic Detection Using Symbolic Equivalence Checking in Reversible and Irreversible Logic Circuits.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/D._Michael_Miller
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/David_Y._Feinstein
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Mitchell_A._Thornton
>
swrc:
pages
1378-1381
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/date/2008
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/date/FeinsteinTM08/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/date/FeinsteinTM08
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/date/date2008.html#FeinsteinTM08
>
rdfs:
seeAlso
<
https://doi.org/10.1109/DATE.2008.4484932
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/date
>
dc:
title
Partially Redundant Logic Detection Using Symbolic Equivalence Checking in Reversible and Irreversible Logic Circuits.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document