A 0.8-8 GHz 9.7 mW analog-digital dual-loop adaptive-bandwidth DLL based multi-phase clock generator.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/esscirc/LiuW04
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/esscirc/LiuW04
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Chorng-Kuang_Wang
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Tsung-Te_Liu
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FESSCIR.2004.1356696
>
foaf:
homepage
<
https://doi.org/10.1109/ESSCIR.2004.1356696
>
dc:
identifier
DBLP conf/esscirc/LiuW04
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FESSCIR.2004.1356696
(xsd:string)
dcterms:
issued
2004
(xsd:gYear)
rdfs:
label
A 0.8-8 GHz 9.7 mW analog-digital dual-loop adaptive-bandwidth DLL based multi-phase clock generator.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Chorng-Kuang_Wang
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Tsung-Te_Liu
>
swrc:
pages
375-378
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/esscirc/2004
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/esscirc/LiuW04/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/esscirc/LiuW04
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/esscirc/esscirc2004.html#LiuW04
>
rdfs:
seeAlso
<
https://doi.org/10.1109/ESSCIR.2004.1356696
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/esscirc
>
dc:
title
A 0.8-8 GHz 9.7 mW analog-digital dual-loop adaptive-bandwidth DLL based multi-phase clock generator.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document