Improving performance and robustness of domain-specific CPLDs.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/fpga/HollandH06
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/fpga/HollandH06
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Mark_Holland
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Scott_Hauck
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1145%2F1117201.1117209
>
foaf:
homepage
<
https://doi.org/10.1145/1117201.1117209
>
dc:
identifier
DBLP conf/fpga/HollandH06
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1145%2F1117201.1117209
(xsd:string)
dcterms:
issued
2006
(xsd:gYear)
rdfs:
label
Improving performance and robustness of domain-specific CPLDs.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Mark_Holland
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Scott_Hauck
>
swrc:
pages
50-59
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/fpga/2006
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/fpga/HollandH06/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/fpga/HollandH06
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/fpga/fpga2006.html#HollandH06
>
rdfs:
seeAlso
<
https://doi.org/10.1145/1117201.1117209
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/fpga
>
dc:
subject
CPLD, computer-aided design, reconfigurable logic, sparse crossbar, system-on-a-chip
(xsd:string)
dc:
title
Improving performance and robustness of domain-specific CPLDs.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document