[RDF data]
Home | Example Publications
PropertyValue
dcterms:bibliographicCitation <http://dblp.uni-trier.de/rec/bibtex/conf/fpga/KuonR08>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Ian_Kuon>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Jonathan_Rose>
foaf:homepage <http://dx.doi.org/doi.org%2F10.1145%2F1344671.1344695>
foaf:homepage <https://doi.org/10.1145/1344671.1344695>
dc:identifier DBLP conf/fpga/KuonR08 (xsd:string)
dc:identifier DOI doi.org%2F10.1145%2F1344671.1344695 (xsd:string)
dcterms:issued 2008 (xsd:gYear)
rdfs:label Area and delay trade-offs in the circuit and architecture design of FPGAs. (xsd:string)
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Ian_Kuon>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Jonathan_Rose>
swrc:pages 149-158 (xsd:string)
dcterms:partOf <https://dblp.l3s.de/d2r/resource/publications/conf/fpga/2008>
owl:sameAs <http://bibsonomy.org/uri/bibtexkey/conf/fpga/KuonR08/dblp>
owl:sameAs <http://dblp.rkbexplorer.com/id/conf/fpga/KuonR08>
rdfs:seeAlso <http://dblp.uni-trier.de/db/conf/fpga/fpga2008.html#KuonR08>
rdfs:seeAlso <https://doi.org/10.1145/1344671.1344695>
swrc:series <https://dblp.l3s.de/d2r/resource/conferences/fpga>
dc:subject FPGA, architecture, optimization (xsd:string)
dc:title Area and delay trade-offs in the circuit and architecture design of FPGAs. (xsd:string)
dc:type <http://purl.org/dc/dcmitype/Text>
rdf:type swrc:InProceedings
rdf:type foaf:Document