FPGA switch block layout and evaluation.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/fpga/SchmitC02
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/fpga/SchmitC02
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Herman_Schmit
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Vikas_Chandra
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1145%2F503048.503051
>
foaf:
homepage
<
https://doi.org/10.1145/503048.503051
>
dc:
identifier
DBLP conf/fpga/SchmitC02
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1145%2F503048.503051
(xsd:string)
dcterms:
issued
2002
(xsd:gYear)
rdfs:
label
FPGA switch block layout and evaluation.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Herman_Schmit
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Vikas_Chandra
>
swrc:
pages
11-18
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/fpga/2002
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/fpga/SchmitC02/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/fpga/SchmitC02
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/fpga/fpga2002.html#SchmitC02
>
rdfs:
seeAlso
<
https://doi.org/10.1145/503048.503051
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/fpga
>
dc:
subject
FPGA interconnect, VLSI layout
(xsd:string)
dc:
title
FPGA switch block layout and evaluation.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document