Breaking an FPGA-Integrated NIST SP 800-193 Compliant TRNG Hard-IP Core with On-Chip Voltage-Based Fault Attacks.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/fpl/GnadHT22
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/fpl/GnadHT22
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Dennis_R._E._Gnad
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Jiaqi_Hu
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Mehdi_B._Tahoori
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FFPL57034.2022.00066
>
foaf:
homepage
<
https://doi.org/10.1109/FPL57034.2022.00066
>
dc:
identifier
DBLP conf/fpl/GnadHT22
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FFPL57034.2022.00066
(xsd:string)
dcterms:
issued
2022
(xsd:gYear)
rdfs:
label
Breaking an FPGA-Integrated NIST SP 800-193 Compliant TRNG Hard-IP Core with On-Chip Voltage-Based Fault Attacks.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Dennis_R._E._Gnad
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Jiaqi_Hu
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Mehdi_B._Tahoori
>
swrc:
pages
397-403
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/fpl/2022
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/fpl/GnadHT22/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/fpl/GnadHT22
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/fpl/fpl2022.html#GnadHT22
>
rdfs:
seeAlso
<
https://doi.org/10.1109/FPL57034.2022.00066
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/fpl
>
dc:
title
Breaking an FPGA-Integrated NIST SP 800-193 Compliant TRNG Hard-IP Core with On-Chip Voltage-Based Fault Attacks.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document