[RDF data]
Home | Example Publications
PropertyValue
dcterms:bibliographicCitation <http://dblp.uni-trier.de/rec/bibtex/conf/fpl/MatasaruJ00>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Bogdan_Matasaru>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Tudor_Jebelean>
foaf:homepage <http://dx.doi.org/doi.org%2F10.1007%2F3-540-44614-1%5F91>
foaf:homepage <https://doi.org/10.1007/3-540-44614-1_91>
dc:identifier DBLP conf/fpl/MatasaruJ00 (xsd:string)
dc:identifier DOI doi.org%2F10.1007%2F3-540-44614-1%5F91 (xsd:string)
dcterms:issued 2000 (xsd:gYear)
rdfs:label FPGA Implementation of an Extended Binary GCD Algorithm for Systolic Reduction of Rational Numbers. (xsd:string)
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Bogdan_Matasaru>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Tudor_Jebelean>
swrc:pages 810-813 (xsd:string)
dcterms:partOf <https://dblp.l3s.de/d2r/resource/publications/conf/fpl/2000>
owl:sameAs <http://bibsonomy.org/uri/bibtexkey/conf/fpl/MatasaruJ00/dblp>
owl:sameAs <http://dblp.rkbexplorer.com/id/conf/fpl/MatasaruJ00>
rdfs:seeAlso <http://dblp.uni-trier.de/db/conf/fpl/fpl2000.html#MatasaruJ00>
rdfs:seeAlso <https://doi.org/10.1007/3-540-44614-1_91>
swrc:series <https://dblp.l3s.de/d2r/resource/conferences/fpl>
dc:title FPGA Implementation of an Extended Binary GCD Algorithm for Systolic Reduction of Rational Numbers. (xsd:string)
dc:type <http://purl.org/dc/dcmitype/Text>
rdf:type swrc:InProceedings
rdf:type foaf:Document