An adaptive cache coherence protocol for chip multiprocessors.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/ifmt/KayiE10
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/ifmt/KayiE10
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Abdullah_Kayi
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Tarek_A._El-Ghazawi
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1145%2F1882453.1882458
>
foaf:
homepage
<
https://doi.org/10.1145/1882453.1882458
>
dc:
identifier
DBLP conf/ifmt/KayiE10
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1145%2F1882453.1882458
(xsd:string)
dcterms:
issued
2010
(xsd:gYear)
rdfs:
label
An adaptive cache coherence protocol for chip multiprocessors.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Abdullah_Kayi
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Tarek_A._El-Ghazawi
>
swrc:
pages
4:1-4:10
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/ifmt/2010
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/ifmt/KayiE10/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/ifmt/KayiE10
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/ifmt/ifmt2010.html#KayiE10
>
rdfs:
seeAlso
<
https://doi.org/10.1145/1882453.1882458
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/ifmt
>
dc:
title
An adaptive cache coherence protocol for chip multiprocessors.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document