A phase-detect synchronous mirror delay for clock skew-compensation circuits.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/iscas/ChengWLS05
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/iscas/ChengWLS05
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Chen-Lung_Wu
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Chia-Wei_Su
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Kuo-Hsing_Cheng
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Yu-Lung_Lo
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FISCAS.2005.1464777
>
foaf:
homepage
<
https://doi.org/10.1109/ISCAS.2005.1464777
>
dc:
identifier
DBLP conf/iscas/ChengWLS05
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FISCAS.2005.1464777
(xsd:string)
dcterms:
issued
2005
(xsd:gYear)
rdfs:
label
A phase-detect synchronous mirror delay for clock skew-compensation circuits.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Chen-Lung_Wu
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Chia-Wei_Su
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Kuo-Hsing_Cheng
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Yu-Lung_Lo
>
swrc:
pages
1070-1073
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/iscas/2005
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/iscas/ChengWLS05/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/iscas/ChengWLS05
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/iscas/iscas2005-2.html#ChengWLS05
>
rdfs:
seeAlso
<
https://doi.org/10.1109/ISCAS.2005.1464777
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/iscas
>
dc:
title
A phase-detect synchronous mirror delay for clock skew-compensation circuits.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document