A study of floating-point architectures for pipelined RISC processors.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/iscas/ReyesAA06
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/iscas/ReyesAA06
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/J._A._P._Reyes
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/L._Alarilla_Jr.
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Louis_P._Alarc%E2%88%9A%E2%89%A5n
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FISCAS.2006.1693184
>
foaf:
homepage
<
https://doi.org/10.1109/ISCAS.2006.1693184
>
dc:
identifier
DBLP conf/iscas/ReyesAA06
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FISCAS.2006.1693184
(xsd:string)
dcterms:
issued
2006
(xsd:gYear)
rdfs:
label
A study of floating-point architectures for pipelined RISC processors.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/J._A._P._Reyes
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/L._Alarilla_Jr.
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Louis_P._Alarc%E2%88%9A%E2%89%A5n
>
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/iscas/2006
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/iscas/ReyesAA06/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/iscas/ReyesAA06
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/iscas/iscas2006.html#ReyesAA06
>
rdfs:
seeAlso
<
https://doi.org/10.1109/ISCAS.2006.1693184
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/iscas
>
dc:
title
A study of floating-point architectures for pipelined RISC processors.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document