Robust CNFET Circuit Sizing Optimization.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/vlsi-dat/HeshmatpourZH22
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/vlsi-dat/HeshmatpourZH22
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Howard_M._Heys
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Lihong_Zhang
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Zahra_Heshmatpour
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FVLSI-DAT54769.2022.9768049
>
foaf:
homepage
<
https://doi.org/10.1109/VLSI-DAT54769.2022.9768049
>
dc:
identifier
DBLP conf/vlsi-dat/HeshmatpourZH22
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FVLSI-DAT54769.2022.9768049
(xsd:string)
dcterms:
issued
2022
(xsd:gYear)
rdfs:
label
Robust CNFET Circuit Sizing Optimization.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Howard_M._Heys
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Lihong_Zhang
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Zahra_Heshmatpour
>
swrc:
pages
1-4
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/vlsi-dat/2022
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/vlsi-dat/HeshmatpourZH22/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/vlsi-dat/HeshmatpourZH22
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/vlsi-dat/vlsi-dat2022.html#HeshmatpourZH22
>
rdfs:
seeAlso
<
https://doi.org/10.1109/VLSI-DAT54769.2022.9768049
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/vlsi-dat
>
dc:
title
Robust CNFET Circuit Sizing Optimization.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document