A 65-nm CMOS area optimized de-synchronization flow for sub-VT designs.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/vlsi/MullerMAMSR13
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/vlsi/MullerMAMSR13
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Babak_Mohammadi
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Christoph_Thomas_Muller
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Jens_Spars%E2%88%9A%C5%82
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Joachim_Neves_Rodrigues
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Oskar_Andersson
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Steffen_Malkowsky
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FVLSI-SoC.2013.6673313
>
foaf:
homepage
<
https://doi.org/10.1109/VLSI-SoC.2013.6673313
>
dc:
identifier
DBLP conf/vlsi/MullerMAMSR13
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FVLSI-SoC.2013.6673313
(xsd:string)
dcterms:
issued
2013
(xsd:gYear)
rdfs:
label
A 65-nm CMOS area optimized de-synchronization flow for sub-VT designs.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Babak_Mohammadi
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Christoph_Thomas_Muller
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Jens_Spars%E2%88%9A%C5%82
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Joachim_Neves_Rodrigues
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Oskar_Andersson
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Steffen_Malkowsky
>
swrc:
pages
380-385
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/vlsi/2013soc
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/vlsi/MullerMAMSR13/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/vlsi/MullerMAMSR13
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/vlsi/vlsisoc2013.html#MullerMAMSR13
>
rdfs:
seeAlso
<
https://doi.org/10.1109/VLSI-SoC.2013.6673313
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/vlsi
>
dc:
title
A 65-nm CMOS area optimized de-synchronization flow for sub-VT designs.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document