KANSYS: a CAD tool for analog circuit synthesis.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/conf/vlsid/GuptaH96
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/conf/vlsid/GuptaH96
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/M._M._Hasan
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/S._K._Gupta
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FICVD.1996.489627
>
foaf:
homepage
<
https://doi.org/10.1109/ICVD.1996.489627
>
dc:
identifier
DBLP conf/vlsid/GuptaH96
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FICVD.1996.489627
(xsd:string)
dcterms:
issued
1996
(xsd:gYear)
rdfs:
label
KANSYS: a CAD tool for analog circuit synthesis.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/M._M._Hasan
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/S._K._Gupta
>
swrc:
pages
333-334
(xsd:string)
dcterms:
partOf
<
https://dblp.l3s.de/d2r/resource/publications/conf/vlsid/1996
>
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/conf/vlsid/GuptaH96/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/conf/vlsid/GuptaH96
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/conf/vlsid/vlsid1996.html#GuptaH96
>
rdfs:
seeAlso
<
https://doi.org/10.1109/ICVD.1996.489627
>
swrc:
series
<
https://dblp.l3s.de/d2r/resource/conferences/vlsid
>
dc:
subject
circuit CAD; integrated circuit design; analogue integrated circuits; knowledge based systems; KANSYS; CAD tool; analog circuit synthesis; knowledge intensive hierarchical design; design knowledge; hierarchy; transistor circuit designs; functional circuits; process specifications
(xsd:string)
dc:
title
KANSYS: a CAD tool for analog circuit synthesis.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:InProceedings
rdf:
type
foaf:Document