[RDF data]
Home | Example Publications
PropertyValue
dcterms:bibliographicCitation <http://dblp.uni-trier.de/rec/bibtex/conf/vlsid/RajanF98>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Masahiro_Fujita>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Sreeranga_P._Rajan>
foaf:homepage <http://dx.doi.org/doi.org%2F10.1109%2FICVD.1998.646663>
foaf:homepage <https://doi.org/10.1109/ICVD.1998.646663>
dc:identifier DBLP conf/vlsid/RajanF98 (xsd:string)
dc:identifier DOI doi.org%2F10.1109%2FICVD.1998.646663 (xsd:string)
dcterms:issued 1998 (xsd:gYear)
rdfs:label Integration of High-Level Modeling, Formal Verification, and High-Level Synthesis in ATM Switch Design. (xsd:string)
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Masahiro_Fujita>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Sreeranga_P._Rajan>
swrc:pages 552-557 (xsd:string)
dcterms:partOf <https://dblp.l3s.de/d2r/resource/publications/conf/vlsid/1998>
owl:sameAs <http://bibsonomy.org/uri/bibtexkey/conf/vlsid/RajanF98/dblp>
owl:sameAs <http://dblp.rkbexplorer.com/id/conf/vlsid/RajanF98>
rdfs:seeAlso <http://dblp.uni-trier.de/db/conf/vlsid/vlsid1998.html#RajanF98>
rdfs:seeAlso <https://doi.org/10.1109/ICVD.1998.646663>
swrc:series <https://dblp.l3s.de/d2r/resource/conferences/vlsid>
dc:subject ATM, Modeling, High-Level Synthesis, Validation, Formal Verification, VHDL (xsd:string)
dc:title Integration of High-Level Modeling, Formal Verification, and High-Level Synthesis in ATM Switch Design. (xsd:string)
dc:type <http://purl.org/dc/dcmitype/Text>
rdf:type swrc:InProceedings
rdf:type foaf:Document