[RDF data]
Home | Example Publications
PropertyValue
dcterms:bibliographicCitation <http://dblp.uni-trier.de/rec/bibtex/conf/vlsid/RamanathanV96>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/S._Ramanathan>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/V._Visvanathan>
foaf:homepage <http://dx.doi.org/doi.org%2F10.1109%2FICVD.1996.489612>
foaf:homepage <https://doi.org/10.1109/ICVD.1996.489612>
dc:identifier DBLP conf/vlsid/RamanathanV96 (xsd:string)
dc:identifier DOI doi.org%2F10.1109%2FICVD.1996.489612 (xsd:string)
dcterms:issued 1996 (xsd:gYear)
rdfs:label A systolic architecture for LMS adaptive filtering with minimal adaptation delay. (xsd:string)
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/S._Ramanathan>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/V._Visvanathan>
swrc:pages 286-289 (xsd:string)
dcterms:partOf <https://dblp.l3s.de/d2r/resource/publications/conf/vlsid/1996>
owl:sameAs <http://bibsonomy.org/uri/bibtexkey/conf/vlsid/RamanathanV96/dblp>
owl:sameAs <http://dblp.rkbexplorer.com/id/conf/vlsid/RamanathanV96>
rdfs:seeAlso <http://dblp.uni-trier.de/db/conf/vlsid/vlsid1996.html#RamanathanV96>
rdfs:seeAlso <https://doi.org/10.1109/ICVD.1996.489612>
swrc:series <https://dblp.l3s.de/d2r/resource/conferences/vlsid>
dc:subject least mean squares methods; adaptive filters; convergence of numerical methods; systolic arrays; signal flow graphs; pipeline processing; delays; digital signal processing chips; VLSI; digital filters; systolic architecture; LMS adaptive filtering; minimal adaptation delay; LMS algorithm; convergence behaviour; function preserving transformations; signal flow graph; SFG representation; carry-save arithmetic; systolic folded pipelined architecture (xsd:string)
dc:title A systolic architecture for LMS adaptive filtering with minimal adaptation delay. (xsd:string)
dc:type <http://purl.org/dc/dcmitype/Text>
rdf:type swrc:InProceedings
rdf:type foaf:Document