[RDF data]
Home | Example Publications
PropertyValue
dcterms:bibliographicCitation <http://dblp.uni-trier.de/rec/bibtex/journals/dt/Sapatnekar05b>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Sachin_S._Sapatnekar>
foaf:homepage <http://dx.doi.org/doi.org%2F10.1109%2FMDT.2005.137>
foaf:homepage <https://doi.org/10.1109/MDT.2005.137>
dc:identifier DBLP journals/dt/Sapatnekar05b (xsd:string)
dc:identifier DOI doi.org%2F10.1109%2FMDT.2005.137 (xsd:string)
dcterms:issued 2005 (xsd:gYear)
swrc:journal <https://dblp.l3s.de/d2r/resource/journals/dt>
rdfs:label Designing "Vary" Good Circuitry. (xsd:string)
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Sachin_S._Sapatnekar>
swrc:number 6 (xsd:string)
swrc:pages 596-597 (xsd:string)
owl:sameAs <http://bibsonomy.org/uri/bibtexkey/journals/dt/Sapatnekar05b/dblp>
owl:sameAs <http://dblp.rkbexplorer.com/id/journals/dt/Sapatnekar05b>
rdfs:seeAlso <http://dblp.uni-trier.de/db/journals/dt/dt22.html#Sapatnekar05b>
rdfs:seeAlso <https://doi.org/10.1109/MDT.2005.137>
dc:subject VLSI, statistical analysis, timing analysis, power analysis, optimization, CAD tools (xsd:string)
dc:title Designing "Vary" Good Circuitry. (xsd:string)
dc:type <http://purl.org/dc/dcmitype/Text>
rdf:type swrc:Article
rdf:type foaf:Document
swrc:volume 22 (xsd:string)