[RDF data]
Home | Example Publications
PropertyValue
dcterms:bibliographicCitation <http://dblp.uni-trier.de/rec/bibtex/journals/jssc/LinHSSZYS24>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Bo_Zhang>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Chuxiong_Lin>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Jun_Yang_0006>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Lin_Shao>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Mingoo_Seok>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Weifeng_He>
dc:creator <https://dblp.l3s.de/d2r/resource/authors/Yanan_Sun_0003>
foaf:homepage <http://dx.doi.org/doi.org%2F10.1109%2FJSSC.2023.3283961>
foaf:homepage <https://doi.org/10.1109/JSSC.2023.3283961>
dc:identifier DBLP journals/jssc/LinHSSZYS24 (xsd:string)
dc:identifier DOI doi.org%2F10.1109%2FJSSC.2023.3283961 (xsd:string)
dcterms:issued 2024 (xsd:gYear)
swrc:journal <https://dblp.l3s.de/d2r/resource/journals/jssc>
rdfs:label A Metastability Risk Prediction and Mitigation Technique for Clock-Domain Crossing With Single-Stage Synchronizer in Near-Threshold-Voltage Multivoltage/ Frequency-Domain Network-on-Chip. (xsd:string)
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Bo_Zhang>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Chuxiong_Lin>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Jun_Yang_0006>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Lin_Shao>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Mingoo_Seok>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Weifeng_He>
foaf:maker <https://dblp.l3s.de/d2r/resource/authors/Yanan_Sun_0003>
swrc:month February (xsd:string)
swrc:number 2 (xsd:string)
swrc:pages 616-625 (xsd:string)
owl:sameAs <http://bibsonomy.org/uri/bibtexkey/journals/jssc/LinHSSZYS24/dblp>
owl:sameAs <http://dblp.rkbexplorer.com/id/journals/jssc/LinHSSZYS24>
rdfs:seeAlso <http://dblp.uni-trier.de/db/journals/jssc/jssc59.html#LinHSSZYS24>
rdfs:seeAlso <https://doi.org/10.1109/JSSC.2023.3283961>
dc:title A Metastability Risk Prediction and Mitigation Technique for Clock-Domain Crossing With Single-Stage Synchronizer in Near-Threshold-Voltage Multivoltage/ Frequency-Domain Network-on-Chip. (xsd:string)
dc:type <http://purl.org/dc/dcmitype/Text>
rdf:type swrc:Article
rdf:type foaf:Document
swrc:volume 59 (xsd:string)