Retiming and clock scheduling for digital circuit optimization.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/journals/tcad/LiuPF02
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/journals/tcad/LiuPF02
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Eby_G._Friedman
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Marios_C._Papaefthymiou
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Xun_Liu
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2F43.980258
>
foaf:
homepage
<
https://doi.org/10.1109/43.980258
>
dc:
identifier
DBLP journals/tcad/LiuPF02
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2F43.980258
(xsd:string)
dcterms:
issued
2002
(xsd:gYear)
swrc:
journal
<
https://dblp.l3s.de/d2r/resource/journals/tcad
>
rdfs:
label
Retiming and clock scheduling for digital circuit optimization.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Eby_G._Friedman
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Marios_C._Papaefthymiou
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Xun_Liu
>
swrc:
number
2
(xsd:string)
swrc:
pages
184-203
(xsd:string)
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/journals/tcad/LiuPF02/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/journals/tcad/LiuPF02
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/journals/tcad/tcad21.html#LiuPF02
>
rdfs:
seeAlso
<
https://doi.org/10.1109/43.980258
>
dc:
title
Retiming and clock scheduling for digital circuit optimization.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:Article
rdf:
type
foaf:Document
swrc:
volume
21
(xsd:string)