A forward body-biased low-leakage SRAM cache: device, circuit and architecture considerations.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/journals/tvlsi/KimKMR05
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/journals/tvlsi/KimKMR05
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Chris_H._Kim
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Jae-Joon_Kim
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Kaushik_Roy_0001
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Saibal_Mukhopadhyay
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FTVLSI.2004.842903
>
foaf:
homepage
<
https://doi.org/10.1109/TVLSI.2004.842903
>
dc:
identifier
DBLP journals/tvlsi/KimKMR05
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FTVLSI.2004.842903
(xsd:string)
dcterms:
issued
2005
(xsd:gYear)
swrc:
journal
<
https://dblp.l3s.de/d2r/resource/journals/tvlsi
>
rdfs:
label
A forward body-biased low-leakage SRAM cache: device, circuit and architecture considerations.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Chris_H._Kim
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Jae-Joon_Kim
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Kaushik_Roy_0001
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Saibal_Mukhopadhyay
>
swrc:
number
3
(xsd:string)
swrc:
pages
349-357
(xsd:string)
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/journals/tvlsi/KimKMR05/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/journals/tvlsi/KimKMR05
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/journals/tvlsi/tvlsi13.html#KimKMR05
>
rdfs:
seeAlso
<
https://doi.org/10.1109/TVLSI.2004.842903
>
dc:
title
A forward body-biased low-leakage SRAM cache: device, circuit and architecture considerations.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:Article
rdf:
type
foaf:Document
swrc:
volume
13
(xsd:string)