A Fast Settling Fractional-N DPLL With Loop-Order Switching.
Resource URI: https://dblp.l3s.de/d2r/resource/publications/journals/tvlsi/PaliwalYAG20
Home
|
Example Publications
Property
Value
dcterms:
bibliographicCitation
<
http://dblp.uni-trier.de/rec/bibtex/journals/tvlsi/PaliwalYAG20
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Pallavi_Paliwal
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Shalabh_Gupta
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Vivek_Yadav
>
dc:
creator
<
https://dblp.l3s.de/d2r/resource/authors/Zeeshan_Ali
>
foaf:
homepage
<
http://dx.doi.org/doi.org%2F10.1109%2FTVLSI.2019.2956100
>
foaf:
homepage
<
https://doi.org/10.1109/TVLSI.2019.2956100
>
dc:
identifier
DBLP journals/tvlsi/PaliwalYAG20
(xsd:string)
dc:
identifier
DOI doi.org%2F10.1109%2FTVLSI.2019.2956100
(xsd:string)
dcterms:
issued
2020
(xsd:gYear)
swrc:
journal
<
https://dblp.l3s.de/d2r/resource/journals/tvlsi
>
rdfs:
label
A Fast Settling Fractional-N DPLL With Loop-Order Switching.
(xsd:string)
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Pallavi_Paliwal
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Shalabh_Gupta
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Vivek_Yadav
>
foaf:
maker
<
https://dblp.l3s.de/d2r/resource/authors/Zeeshan_Ali
>
swrc:
number
3
(xsd:string)
swrc:
pages
714-725
(xsd:string)
owl:
sameAs
<
http://bibsonomy.org/uri/bibtexkey/journals/tvlsi/PaliwalYAG20/dblp
>
owl:
sameAs
<
http://dblp.rkbexplorer.com/id/journals/tvlsi/PaliwalYAG20
>
rdfs:
seeAlso
<
http://dblp.uni-trier.de/db/journals/tvlsi/tvlsi28.html#PaliwalYAG20
>
rdfs:
seeAlso
<
https://doi.org/10.1109/TVLSI.2019.2956100
>
dc:
title
A Fast Settling Fractional-N DPLL With Loop-Order Switching.
(xsd:string)
dc:
type
<
http://purl.org/dc/dcmitype/Text
>
rdf:
type
swrc:Article
rdf:
type
foaf:Document
swrc:
volume
28
(xsd:string)