The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Publications at "J. Solid-State Circuits"( http://dblp.L3S.de/Venues/J._Solid-State_Circuits )

URL (DBLP): http://dblp.uni-trier.de/db/journals/jssc

Publication years (Num. hits)
2010 (253) 2011 (269) 2012 (278) 2013 (275) 2014 (260) 2015 (269) 2016 (280) 2017 (279) 2018 (315) 2019 (103)
Publication types (Num. hits)
article(2581)
Venues (Conferences, Journals, ...)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
No Growbag Graphs found.

Results
Found 2581 publication records. Showing 2581 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
1Laurent Millet, Stéphane Chevobbe, Caaliph Andriamisaina, Lamine Benaissa, Edouard Deschaseaux, Edith Beigné, Karim Ben Chehida, Maria Lepecq, Mehdi Darouich, Fabrice Guellec, Thomas Dombek, Marc Duranton A 5500-frames/s 85-GOPS/W 3-D Stacked BSI Vision Chip Based on Parallel In-Focal-Plane Acquisition and Processing. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Mostafa Gamal Ahmed, Tam N. Huynh, Christopher Williams 0003, Yong Wang, Pavan Kumar Hanumolu, Alexander Rylyakov 34-GBd Linear Transimpedance Amplifier for 200-Gb/s DP-16-QAM Optical Coherent Receivers. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Zhiqiang Huang, Howard C. Luong An 82-107.6-GHz Integer-N ADPLL Employing a DCO With Split Transformer and Dual-Path Switched-Capacitor Ladder and a Clock-Skew-Sampling Delta-Sigma TDC. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Kodai Ueyoshi, Kota Ando, Kazutoshi Hirose, Shinya Takamaeda-Yamazaki, Mototsugu Hamada, Tadahiro Kuroda, Masato Motomura QUEST: Multi-Purpose Log-Quantized DNN Inference Engine Stacked on 96-MB 3-D SRAM Using Inductive Coupling Technology in 40-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Aoyang Zhang, Mike Shuo-Wei Chen A Subharmonic Switching Digital Power Amplifier for Power Back-Off Efficiency Enhancement. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jiaxin Liu, Shaolan Li, Wenjuan Guo, Guangjun Wen, Nan Sun A 0.029-mm2 17-fJ/Conversion-Step Third-Order CT ΔΣ ADC With a Single OTA and Second-Order Noise-Shaping SAR Quantizer. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Fei Wang, Hua Wang 0006 A Noise Circulating Oscillator. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Karim M. Megawer, Ahmed Elkholy, Mostafa Gamal Ahmed, Ahmed Elmallah, Pavan Kumar Hanumolu Design of Crystal-Oscillator Frequency Quadrupler for Low-Jitter Clock Multipliers. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Christopher J. Berry, David Wolpert 0001, Christos Vezrytzis, Richard F. Rizzolo, Sean M. Carey, Yaniv Maroz, Hunter F. Shi, Dureseti Chidambarrao, Christian Jacobi, Anthony Saporito, Thomas Strach, Alper Buyuktosunoglu, Preetham Lobo, Pierce Chuang, Pawel Owczarczyk, Ramon Bertran, Tobias Webel, Phillip J. Restle IBM z14: Processor Characterization and Power Management for High-Reliability Mainframe Systems. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Hesam Sadeghi Gougheri, Mehdi Kiani An Inductive Voltage-/Current-Mode Integrated Power Management With Seamless Mode Transition and Energy Recycling. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Albert Yen-Chih Chiou, Chih-Cheng Hsieh An ULV PWM CMOS Imager With Adaptive-Multiple-Sampling Linear Response, HDR Imaging, and Energy Harvesting. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Kyeongha Kwon, Jong-Hyeok Yoon, Younho Jeon, Hanho Choi, Sejun Jeon, Hyeon-Min Bae An Electronic Dispersion Compensation Transceiver for 10- and 28-Gb/s Directly Modulated Lasers-Based Optical Links. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Minseob Lee, Shinwoong Kim, Hong-June Park, Jae-Yoon Sim A 0.0043-mm2 0.3-1.2-V Frequency-Scalable Synthesized Fractional-N Digital PLL With a Speculative Dual-Referenced Interpolating TDC. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Maoqiang Liu, Arthur H. M. van Roermund, Pieter Harpe A 10-b 20-MS/s SAR ADC With DAC-Compensated Discrete-Time Reference Driver. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yunpeng Cai, Anand Savanth, Pranay Prabhat, James Myers, Alex S. Weddell, Tom J. Kazmierski Ultra-Low Power 18-Transistor Fully Static Contention-Free Single-Phase Clocked Flip-Flop in 65-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Muhammad Abrar Akram, Wook Hong, In-Chul Hwang Capacitorless Self-Clocked All-Digital Low-Dropout Regulator. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jaehyuk Lee, Kyoung-Rog Lee, Unsoo Ha, Ji-Hoon Kim, Kwonjoon Lee, Surin Gweon, Jaeeun Jang, Hoi-Jun Yoo A 0.8-V 82.9- $\mu$ W In-Ear BCI Controller IC With 8.8 PEF EEG Instrumentation Amplifier and Wireless BAN Transceiver. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Kaizhe Guo, Yang Zhang 0030, Patrick Reynaert A 0.53-THz Subharmonic Injection-Locked Phased Array With 63-µW Radiated Power in 40-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Chieh-Pu Lo, Wen-Zhang Lin, Wei-Yu Lin, Huan-Ting Lin, Tzu-Hsien Yang, Yen-Ning Chiang, Ya-Chin King, Chrong Jung Lin, Yu-Der Chih, Tsung-Yung Jonathon Chang, Meng-Fan Chang A ReRAM Macro Using Dynamic Trip-Point-Mismatch Sampling Current-Mode Sense Amplifier and Low-DC Voltage-Mode Write-Termination Scheme Against Resistance and Write-Delay Variation. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Nicolas Butzen, Michiel Steyaert Design of Single-Topology Continuously Scalable-Conversion-Ratio Switched- Capacitor DC-DC Converters. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Nereo Markulic, Pratap Tumkur Renukaswamy, Ewout Martens, Barend van Liempd, Piet Wambacq, Jan Craninckx A 5.5-GHz Background-Calibrated Subsampling Polar Transmitter With -41.3-dB EVM at 1024 QAM in 28-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Ashkan Roshan-Zamir, Takayuki Iwai, Yang-Hang Fan, Ankur Kumar, Hae-Woong Yang, Lee Sledjeski, John Hamilton, Soumya Chandramouli, Arlo Aude, Samuel Palermo A 56-Gb/s PAM4 Receiver With Low-Overhead Techniques for Threshold and Edge-Based DFE FIR- and IIR-Tap Adaptation in 65-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Maximilian Marx 0002, Stefan Rombach, Sebastian Nessler, Daniel De Dorigo, Yiannos Manoli A 141-µW High-Voltage MEMS Gyroscope Drive Interface Circuit Based on Flying Capacitors. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yeonho Lee, Yoonjae Choi, Junyoung Song, Sewook Hwang, Sang-Geun Bae, Jaehun Jun, Chulwoo Kim 12-Gb/s Over Four Balanced Lines Utilizing NRZ Braid Clock Signaling With No Data Overhead and Spread Transition Scheme for 8K UHD Intra-Panel Interfaces. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Pascal Andreas Meinerzhagen, Carlos Tokunaga, Andres Malavasi, Vaibhav A. Vaidya, Ashwin Mendon, Deepak Mathaikutty, Jaydeep Kulkarni, Charles Augustine, Minki Cho, Stephen T. Kim, George E. Matthew, Rinkle Jain, Joseph F. Ryan 0002, Chung-Ching Peng, Somnath Paul, Sriram R. Vangal, Brando Perez Esparza, Luis Cuellar, Michael Woodman, Bala Iyer, Subramaniam Maiyuran, Gautham N. Chinya, Xiang Zou, Yuyun Liao, Krishnan Ravichandran, Hong Wang, Muhammad M. Khellah, James W. Tschanz, Vivek De An Energy-Efficient Graphics Processor in 14-nm Tri-Gate CMOS Featuring Integrated Voltage Regulators for Fine-Grain DVFS, Retentive Sleep, and ${V}_{\text{MIN}}$ Optimization. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yohan Frans, Wim Dehaene, Masato Motomura, Seung-Jun Bae Introduction to the Special Issue on the 2018 International Solid-State Circuits Conference (ISSCC). Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Javier Diaz-Fortuny, Javier Martín-Martínez, Rosana Rodríguez, Rafael Castro-López, Elisenda Roca, Xavier Aragonès, Enrique Barajas, Diego Mateo, Francisco V. Fernández, Montserrat Nafría A Versatile CMOS Transistor Array IC for the Statistical Characterization of Time-Zero Variability, RTN, BTI, and HCI. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Chen Cao, Yuya Shirakawa, Leyi Tan, Min-Woong Seo, Keiichiro Kagawa, Keita Yasutomi, Sung-Wook Jun, Tomohiko Kosugi, Satoshi Aoyama, Nobukazu Teranishi, Norimichi Tsumura, Shoji Kawahito A Time-Resolved NIR Lock-In Pixel CMOS Image Sensor With Background Cancelling Capability for Remote Heart Rate Detection. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1László Szilágyi, Jan Pliva, Ronny Henker, David Schoeniger, Jaroslaw P. Turkiewicz, Frank Ellinger A 53-Gbit/s Optical Receiver Frontend With 0.65 pJ/bit in 28-nm Bulk-CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Kexu Sun, Guanhua Wang, Qing Zhang, Salam Elahmadi, Ping Gui A 56-GS/s 8-bit Time-Interleaved ADC With ENOB and BW Enhancement Techniques in 28-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Nandish Mehta, Johan H. Huijsing, Vladimir Stojanovic A 1-mW Class-AB Amplifier With -101 dB THD+N for High-Fidelity 16 $\Omega$ Headphones in 65-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jiacheng Pan, Asad A. Abidi, Wenlong Jiang, Dejan Markovic Simultaneous Transmission of Up To 94-mW Self-Regulated Wireless Power and Up To 5-Mb/s Reverse Data Over a Single Pair of Coils. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Shao-Yung Lu, Yu-Te Liao A Low-Power, Differential Relaxation Oscillator With the Self-Threshold-Tracking and Swing-Boosting Techniques in 0.18-µm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1John W. Poulton, John M. Wilson 0002, Walker J. Turner, Brian Zimmer, Xi Chen 0033, Sudhir S. Kudva, Sanquan Song, Stephen G. Tell, Nikola Nedovic, Wenxu Zhao, Sunil R. Sudhakaran, C. Thomas Gray, William J. Dally A 1.17-pJ/b, 25-Gb/s/pin Ground-Referenced Single-Ended Serial Link for Off- and On-Package Communication Using a Process- and Temperature-Adaptive Voltage Regulator. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Dongwook Kim, Woo-Seok Choi, Ahmed Elkholy, Jack Kenney, Pavan Kumar Hanumolu A 15-Gb/s Sub-Baud-Rate Digital CDR. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Sudhir Satpathy, Sanu K. Mathew, Raghavan Kumar, Vikram B. Suresh, Mark A. Anders, Himanshu Kaul, Amit Agarwal, Steven Hsu, Ram K. Krishnamurthy, Vivek De An All-Digital Unified Physically Unclonable Function and True Random Number Generator Featuring Self-Calibrating Hierarchical Von Neumann Extraction in 14-nm Tri-gate CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Samuel Palermo, Nan Sun Introduction to the Special Section on the 2018 Custom Integrated Circuits Conference. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jinmook Lee, Changhyeon Kim, Sanghoon Kang, Dongjoo Shin, Sangyeob Kim, Hoi-Jun Yoo UNPU: An Energy-Efficient Deep Neural Network Accelerator With Fully Variable Weight Bit Precision. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yuta Tsubouchi, Daisuke Miyashita, Takashi Toi, Yuji Satoh, Fumihiko Tachibana, Junji Wadatsumi, Makoto Morimoto, Ryuichi Fujimoto, Jun Deguchi A 12.8-Gb/s Daisy Chain-Based Downlink I/F Employing Spectrally Compressed Multi-Band Multiplexing for High-Bandwidth, Large-Capacity Storage Systems. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Ting-Sheng Chen, Hung-Chi Kuo, An-Yeu Wu A 232-1996-kS/s Robust Compressive Sensing Reconstruction Engine for Real-Time Physiological Signals Monitoring. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yue Chen, Yao-Hong Liu, Zhirui Zong, Johan Dijkhuis, Guido Dolmans, Robert Bogdan Staszewski, Masoud Babaie A Supply Pushing Reduction Technique for LC Oscillators Based on Ripple Replication and Cancellation. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Hongda Xu, Hai Huang 0010, Yongda Cai, Ling Du, Yuan Zhou, Benwei Xu, Datao Gong, Jingbo Ye, Yun Chiu A 78.5-dB SNDR Radiation- and Metastability-Tolerant Two-Step Split SAR ADC Operating Up to 75 MS/s With 24.9-mW Power Consumption in 65-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Emanuele Depaoli, Hongyang Zhang, Marco Mazzini, Walter Audoglio, Augusto Andrea Rossi, Guido Albasini, Massimo Pozzoni, Simone Erba, Enrico Temporiti, Andrea Mazzanti A 64 Gb/s Low-Power Transceiver for Short-Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Hanwool Jeong, Se Hyeok Oh, Tae Woo Oh, Hoonki Kim, Changnam Park, Woojin Rim, Taejoong Song, Seong-Ook Jung Bitline Charge-Recycling SRAM Write Assist Circuitry for $V_{\mathrm{MIN}}$ Improvement and Energy Saving. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Bo Zhao 0003, Yong Lian, Ali M. Niknejad, Chun-Huat Heng A Low-Power Compact IEEE 802.15.6 Compatible Human Body Communication Transceiver With Digital Sigma-Delta IIR Mask Shaping. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jin-Gyu Kang, Jeongpyo Park, Min-Gyu Jeong, Changsik Yoo A Time-Domain-Controlled Current-Mode Buck Converter With Wide Output Voltage Range. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Shiheng Yang, Jun Yin, Pui-In Mak, Rui P. Martins A 0.0056-mm2 -249-dB-FoM All-Digital MDLL Using a Block-Sharing Offset-Free Frequency-Tracking Loop and Dual Multiplexed-Ring VCOs. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Cheng Wang 0009, Xiang Yi, James Mawdsley, Mina Kim, Zhi Hu, Yaqing Zhang, Bradford Perkins, Ruonan Han 0001 Chip-Scale Molecular Clock. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Fahim ur Rahman, Sung Kim, Naveen John, Roshan Kumar, Xi Li, Pamula Venkata Rajesh, Keith A. Bowman, Visvesh S. Sathe A Unified Clock and Switched-Capacitor-Based Power Delivery Architecture for Variation Tolerance in Low-Voltage SoC Domains. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yi-Chun Shih, Chia-Fu Lee, Yen-An Chang, Po-Hao Lee, Hon-Jarn Lin, Yu-Lin Chen, Ku-Feng Lin, Ta-Ching Yeh, Hung-Chang Yu, Harry Chuang, Yu-Der Chih, Jonathan Chang Logic Process Compatible 40-nm 16-Mb, Embedded Perpendicular-MRAM With Hybrid-Resistance Reference, Sub- $\mu$ A Sensing Resolution, and 17.5-nS Read Access Time. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Thomas Burd, Noah Beck, Sean White, Milam Paraschou, Nathan Kalyanasundharam, Gregg Donley, Alan Smith 0003, Larry Hewitt, Samuel Naffziger "Zeppelin": An SoC for Multichip Architectures. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yao-Hong Liu, Vijaya Kumar Purushothaman, Christian Bachmann, Robert Bogdan Staszewski Design and Analysis of a DCO-Based Phase-Tracking RF Receiver for IoT Applications. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yun Yin, Yiting Zhu, Liang Xiong, Wei Luo, Bowen Chen, Tong Li, Na Yan, Hongtao Xu A Compact Transformer-Combined Polar/Quadrature Reconfigurable Digital Power Amplifier in 28-nm Logic LP CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yuanching Lien, Eric A. M. Klumperink, Bernard Tenbroek, Jon Strange, Bram Nauta High-Linearity Bottom-Plate Mixing Technique With Switch Sharing for N-path Filters/Mixers. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Mahmut E. Sinangil, Yen-Ting Lin, Hung-Jen Liao, Jonathan Chang A 290-mV, 7-nm Ultra-Low-Voltage One-Port SRAM Compiler Design Using a 12T Write Contention and Read Upset Free Bit-Cell. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Dong-Ryeol Oh, Jong-In Kim, Dong-Shin Jo, Woo-Chul Kim, Dong-Jin Chang, Seung-Tak Ryu A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8 $\times$ Time-Domain Interpolating Flash ADC With Sequential Slope-Matching Offset Calibration. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Ramiro Taco, Itamar Levi, Marco Lanuzza, Alexander Fish An 88-fJ/40-MHz [0.4 V]-0.61-pJ/1-GHz [0.9 V] Dual-Mode Logic 8 × 8 bit Multiplier Accumulator With a Self-Adjustment Mechanism in 28-nm FD-SOI. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Pieter Harpe A Compact 10-b SAR ADC With Unit-Length Capacitors and a Passive FIR Filter. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Henna Ruokamo, Lauri Hallman, Juha Kostamovaara An 80×25 Pixel CMOS Single-Photon Sensor With Flexible On-Chip Time Gating of 40 Subarrays for Solid-State 3-D Range Imaging. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Somnath Kundu, Muqing Liu, Shi-Jie Wen, Richard Wong, Chris H. Kim A Fully Integrated Digital LDO With Built-In Adaptive Sampling and Active Voltage Positioning Using a Beat-Frequency Quantizer. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Luke Wang, Yingying Fu, Marc-Andre LaCroix, Euhan Chong, Anthony Chan Carusone A 64-Gb/s 4-PAM Transceiver Utilizing an Adaptive Threshold ADC in 16-nm FinFET. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Zhirui Zong, Peng Chen 0022, Robert Bogdan Staszewski A Low-Noise Fractional- ${N}$ Digital Frequency Synthesizer With Implicit Frequency Tripling for mm-Wave Applications. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Amr Suleiman, Zhengdong Zhang, Luca Carlone, Sertac Karaman, Vivienne Sze Navion: A 2-mW Fully Integrated Real-Time Visual-Inertial Odometry Accelerator for Autonomous Navigation of Nano Drones. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Ken Chang, Ken Takeuchi Introduction to the Special Issue on the 2018 Symposium on VLSI Circuits. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Seojin Choi, Seyeon Yoo, Yongsun Lee, Yongwoo Jo, Jeonghyun Lee, Younghyun Lim, Jaehyouk Choi An Ultra-Low-Jitter 22.8-GHz Ring-LC-Hybrid Injection-Locked Clock Multiplier With a Multiplication Factor of 114. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yongjun Li, Mervin John, Yogesh Ramadass, Seth R. Sanders AC-Coupled Stacked Dual-Active-Bridge DC-DC Converter for Integrated Lithium-Ion Battery Power Delivery. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Zhaoming Ding, Xiong Zhou, Qiang Li 0021 A 0.5-1.1-V Adaptive Bypassing SAR ADC Utilizing the Oscillation-Cycle Information of a VCO-Based Comparator. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Biao Wang, Sai-Weng Sin, Seng-Pan U, Franco Maloberti, Rui P. Martins A 550- $\mu$ W 20-kHz BW 100.8-dB SNDR Linear- Exponential Multi-Bit Incremental $\Sigma\Delta$ ADC With 256 Clock Cycles in 65-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jorge Lagos, Benjamin P. Hershberg, Ewout Martens, Piet Wambacq, Jan Craninckx A Single-Channel, 600-MS/s, 12-b, Ringamp-Based Pipelined ADC in 28-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Parag Upadhyaya, Chi Fung Poon, Siok-Wei Lim, Junho Cho, Arianne Roldan, Wenfeng Zhang, Jin Namkoong, Toan Pham, Bruce Xu, Winson Lin, Hongtao Zhang, Nakul Narang, Kee Hian Tan, Geoff Zhang, Yohan Frans, Ken Chang A Fully Adaptive 19-58-Gb/s PAM-4 and 9.5-29-Gb/s NRZ Wireline Transceiver With Configurable ADC in 16-nm FinFET. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Avishek Biswas, Anantha P. Chandrakasan CONV-SRAM: An Energy-Efficient SRAM With In-Memory Dot-Product Computation for Low-Power Convolutional Neural Networks. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Vivek Mangal, Peter R. Kinget A Wake-Up Receiver With a Multi-Stage Self-Mixer and With Enhanced Sensitivity When Using an Interferer as Local Oscillator. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yining Zhang, Meng Ni, Xiaohua Huang, Woogeun Rhee, Zhihua Wang A 3.7-mW 2.4-GHz Phase-Tracking GFSK Receiver With BBPLL-Based Demodulation. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Young-Ju Kim 0001, Hye-Jung Kwon, Su-Yeon Doo, Min-Su Ahn, Yong-Hun Kim, Yong Jae Lee, Dong-Seok Kang, Sung-Geun Do, Chang-Yong Lee, Gun-hee Cho, Jae-Koo Park, Jae-Sung Kim, Kyung-Bae Park, Seung-Hoon Oh, Sang-Yong Lee, Ji-Hak Yu, Ki-Hun Yu, Chul-Hee Jeon, Sang-Sun Kim, Hyun-Soo Park, Jeong-Woo Lee, Seung-Hyun Cho, Keon-Woo Park, Yong-Jun Kim, Young-Hun Seo, Chang-Ho Shin, ChanYong Lee, Sam-Young Bang, Youn-Sik Park, Seouk-Kyu Choi, Byung-Cheol Kim, Gong-Heum Han, Seung-Jun Bae, Hyuk-Jun Kwon, Jung-Hwan Choi, Young-Soo Sohn, Kwang-Il Park, Seong-Jin Jang, Gyo-Young Jin A 16-Gb, 18-Gb/s/pin GDDR6 DRAM With Per-Bit Trainable Single-Ended DFE and PLL-Less Clocking. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Teruki Someya, A. K. M. Mahfuzul Islam, Takayasu Sakurai, Makoto Takamiya An 11-nW CMOS Temperature-to-Digital Converter Utilizing Sub-Threshold Current at Sub-Thermal Drain Voltage. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Ziyun Li, Jingcheng Wang, Dennis Sylvester, David T. Blaauw, Hun-Seok Kim A 1920 $\times$ 1080 25-Frames/s 2.4-TOPS/W Low-Power 6-D Vision Processor for Unified Optical Flow and Stereo Depth With Semi-Global Matching. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Qing Dong 0001, Zhehong Wang, Jongyup Lim, Yiqun Zhang 0002, Mahmut E. Sinangil, Yi-Chun Shih, Yu-Der Chih, Jonathan Chang, David T. Blaauw, Dennis Sylvester A 1-Mb 28-nm 1T1MTJ STT-MRAM With Single-Cap Offset-Cancelled Sense Amplifier and In Situ Self-Write-Termination. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yeunhee Huh, Sung-Wan Hong, Gyu-Hyeong Cho A Hybrid Structure Dual-Path Step-Down Converter With 96.2% Peak Efficiency Using 250-m $\Omega$ Large-DCR Inductor. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Sally Safwat Amin, Patrick P. Mercier A Fully Integrated Li-Ion-Compatible Hybrid Four-Level DC-DC Converter in 28-nm FDSOI. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jorge Lagos, Benjamin P. Hershberg, Ewout Martens, Piet Wambacq, Jan Craninckx A 1-GS/s, 12-b, Single-Channel Pipelined ADC With Dead-Zone-Degenerated Ring Amplifiers. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Jihwan Kim, Ajay Balankutty, Rajeev K. Dokania, Amr Elshazly, Hyung Seok Kim, Sandipan Kundu, Dan Shi, Skyler Weaver, Kai Yu, Frank O'Mahony A 112 Gb/s PAM-4 56 Gb/s NRZ Reconfigurable Transmitter With Three-Tap FFE in 10-nm FinFET. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Arvind Singh, Monodeep Kar, Sanu K. Mathew, Anand Rajan, Vivek De, Saibal Mukhopadhyay Improved Power/EM Side-Channel Attack Resistance of 128-Bit AES Engines With Random Fast Voltage Dithering. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Chih-Lung Lin, Po-Chun Lai, Li-Wei Shih, Chia-Che Hung, Po-Cheng Lai, Tsu-Yuan Lin, Kuang-Hsiang Liu, Tsang-Hong Wang Compensation Pixel Circuit to Improve Image Quality for Mobile AMOLED Displays. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Anvesha Amaravati, Saad Bin Nasir, Justin Ting, Insik Yoon, Arijit Raychowdhury A 55-nm, 1.0-0.4V, 1.25-pJ/MAC Time-Domain Mixed-Signal Neuromorphic Accelerator With Stochastic Synapses for Reinforcement Learning in Autonomous Mobile Robots. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Toshiki Nakamura, Yoshiaki Deguchi, Ken Takeuchi Adaptive Artificial Neural Network-Coupled LDPC ECC as Universal Solution for 3-D and 2-D, Charge-Trap and Floating-Gate NAND Flash Memories. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Tzu-Fan Wu, Mike Shuo-Wei Chen A Noise-Shaped VCO-Based Nonuniform Sampling ADC With Phase-Domain Level Crossing. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Chang Yang, Ping Gui 85-110-GHz CMOS Magnetic-Free Nonreciprocal Components for Full-Duplex Transceivers. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Hui Jiang, Stoyan N. Nihtianov, Kofi A. A. Makinwa An Energy-Efficient 3.7-nV/ $\surd$ Hz Bridge Readout IC With a Stable Bridge Offset Compensation Scheme. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Junhua Shen, Akira Shikata, Anping Liu, Baozhen Chen, Frederick Chalifoux A 12-Bit 31.1- $\mu$ W 1-MS/s SAR ADC With On-Chip Input-Signal-Independent Calibration Achieving 100.4-dB SFDR Using 256-fF Sampling Capacitance. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Gregory K. Chen, Raghavan Kumar, H. Ekin Sumbul, Phil C. Knag, Ram K. Krishnamurthy A 4096-Neuron 1M-Synapse 3.8-pJ/SOP Spiking Neural Network With On-Chip STDP Learning and Sparse Weights in 10-nm FinFET CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Shouyi Yin, Peng Ouyang, Jianxun Yang, Tianyi Lu, Xiudong Li, Leibo Liu, Shaojun Wei An Energy-Efficient Reconfigurable Processor for Binary-and Ternary-Weight Neural Networks With Flexible Data Bit Width. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Saifullah Amir, Ronan A. R. van der Zee, Bram Nauta A Self-Oscillating Boosting Amplifier With Adaptive Soft Switching Control for Piezoelectric Transducers. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Chao Zhang 0019, Scott Lindner, Ivan Michel Antolovic, Juan Mata Pavia, Martin Wolf, Edoardo Charbon A 30-frames/s, $252\times144$ SPAD Flash LiDAR With 1728 Dual-Clock 48.8-ps TDCs, and Pixel-Wise Integrated Histogramming. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Zheng Guo, Daeyeon Kim, Satyanand Nalam, Jami Wiedemer, Xiaofei Wang, Eric Karl A 23.6-Mb/mm $^{2}$ SRAM in 10-nm FinFET Technology With Pulsed-pMOS TVC and Stepped-WL for Low-Voltage Applications. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Moon Hyung Jang, Changuk Lee, Youngcheol Chae Analysis and Design of Low-Power Continuous-Time Delta-Sigma Modulator Using Negative-R Assisted Integrator. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Hao Wu, David Murphy, Hooman Darabi A Harmonic-Selective Multi-Band Wireless Receiver With Digital Harmonic Rejection Calibration. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Shiva Kiran, Shengchang Cai, Ying Luo, Sebastian Hoyos, Samuel Palermo A 52-Gb/s ADC-Based PAM-4 Receiver With Comparator-Assisted 2-bit/Stage SAR ADC and Partially Unrolled DFE in 65-nm CMOS. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Farooq Amin, Sanjay Raman, Kwang-Jin Koh Integrated Synthetic Fourth-Order $Q$ -Enhanced Bandpass Filter With High Dynamic Range, Tunable Frequency, and Fractional Bandwidth Control. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Yongpan Liu, Fang Su, Yixiong Yang, Zhibo Wang, Yiqun Wang, Zewei Li, Xueqing Li, Ryuji Yoshimura, Takashi Naiki, Takashi Tsuwa, Takahiko Saito, Zhongjun Wang, Koji Taniuchi, Huazhong Yang A 130-nm Ferroelectric Nonvolatile System-on-Chip With Direct Peripheral Restore Architecture for Transient Computing System. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
1Daisaburo Takashima, Masato Endo, Kazuhiro Shimazaki, Manabu Sai, Masaaki Tanino A 7T-SRAM With Data-Write Technique by Capacitive Coupling. Search on Bibsonomy J. Solid-State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
Displaying result #1 - #100 of 2581 (100 per page; Change: )
Pages: [1][2][3][4][5][6][7][8][9][10][>>]
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license