The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for phrase DWT/IDWT (changed automatically) with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1996-2020 (11)
Publication types (Num. hits)
article(6) inproceedings(5)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 10 occurrences of 9 keywords

Results
Found 11 publication records. Showing 11 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
120Tze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin Low-Power Multiplierless 2-D DWT and IDWT Architectures Using 4-tap Daubechies Filters. Search on Bibsonomy PDCAT The full citation details ... 2006 DBLP  DOI  BibTeX  RDF DWT/IDWT, image coding/decoding system, 4-tap Daubechies filters, multiplierless, low-power, JPEG-2000
120Robert Michael Owens, Mohan Vishwanath A Very Efficient Storage Structure for DWT and IDWT Filters. Search on Bibsonomy J. VLSI Signal Process. The full citation details ... 1998 DBLP  DOI  BibTeX  RDF
120Mohan Vishwanath, Robert Michael Owens A Common Architecture For The DWT and IDWT. Search on Bibsonomy ASAP The full citation details ... 1996 DBLP  DOI  BibTeX  RDF inverse discrete wavelet transform, j'th octave, wavelet transforms, discrete wavelet transform, digital signal processing chips, filter bank, single chip
116Leibo Liu, Xuejin Wang, Hongying Meng, Li Zhang 0023, Zhihua Wang 0001, Hongyi Chen A VLSI architecture of spatial combinative lifting algorithm based 2-D DWT/IDWT. Search on Bibsonomy APCCAS (2) The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
98Chao-Tsung Huang, Po-Chih Tseng, Liang-Gee Chen Analysis and VLSI architecture for 1-D and 2-D discrete wavelet transform. Search on Bibsonomy IEEE Trans. Signal Process. The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
98Kavish Seth, S. Srinivasan 0001 VLSI Implementation of 2-D DWT/IDWT Cores Using 9/7-Tap Filter Banks Based on the Non-Expansive Symmetric Extension Scheme. Search on Bibsonomy ASP-DAC/VLSI Design The full citation details ... 2002 DBLP  DOI  BibTeX  RDF 2D-DWT/IDWT Hardware, Non-expansive symmetric Extension, Canonic Signed Digit Arithmetic, Sub-expression Sharing, Low Power
58Patrizio Campisi, Alessandro Neri 0001 Video watermarking in the 3D-DWT domain using perceptual masking. Search on Bibsonomy ICIP (1) The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
46S. S. Divakara, Sudarshan Patilkulkarni, Cyril Prasanna Raj Novel DWT/IDWT Architecture for 3D with Nine Stage 2D Parallel Processing using Split Distributed Arithmetic. Search on Bibsonomy Int. J. Image Graph. The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
46Kalaivani Ramanathan, N. J. R. Muniraj DWT-IDWT-based MB-OFDM UWB with digital down converter and digital up converter for power line communication in the frequency band of 50 to 578 MHz. Search on Bibsonomy Ann. des Télécommunications The full citation details ... 2015 DBLP  DOI  BibTeX  RDF
46Amit Acharyya, Koushik Maharatna, Bashir M. Al-Hashimi, Steve R. Gunn Memory Reduction Methodology for Distributed-Arithmetic-Based DWT/IDWT Exploiting Data Symmetry. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
30Hannu Olkkonen, Juuso T. Olkkonen Simplified biorthogonal discrete wavelet transform for VLSI architecture design. Search on Bibsonomy Signal Image Video Process. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF Biorthogonal discrete wavelet transform, VLSI, Lifting scheme
Displaying result #1 - #11 of 11 (100 per page; Change: )
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license