The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for prescalers with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1995-2020 (13)
Publication types (Num. hits)
article(6) inproceedings(7)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 7 occurrences of 6 keywords

Results
Found 13 publication records. Showing 13 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
34João Navarro, Maximiliam Luppe Performance Comparison of High-Speed Dual Modulus Prescalers Using Metaheuristic Sizing/Optimization. Search on Bibsonomy SBCCI The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
34Jing Jin 0005, Bukun Pan, Xiaoming Liu 0008, Jianjun Zhou Injection-Locking Frequency Divider based dual-modulus prescalers with extended locking range. Search on Bibsonomy ISCAS The full citation details ... 2014 DBLP  DOI  BibTeX  RDF
34Jian Shi, Taishan Mo, Chengyan Ma, Tianchun Ye 0001 A current-shaping technique for static MOS current-mode logic prescalers. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
34Prashant Dekate, William Redman-White, Domine Leenaerts, John R. Long Broad-Band Odd-Number CMOS Prescalers With Quadrature/Symmetrical Outputs. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
34Seon-Woo Hwang, Yongsam Moon Divide-by-N and divide-by-N/N+1 prescalers based on a shift register and a multi-input NOR gate. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
34Wu-Hsin Chen, Byunghoo Jung High-Speed Low-Power True Single-Phase Clock Dual-Modulus Prescalers. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
34Ranganathan Desikachari, Mark Steeds, Jeffrey M. Huard, Un-Ku Moon An Efficient Design Procedure for High-Speed Low-Power Dual-Modulus CMOS Prescalers. Search on Bibsonomy ICECS The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
34Sheng-Che Tseng, Chinchun Meng, Wei-Yu Chen True 50% Duty-Cycle SSH and SHH SiGe BiCMOS Divide-by-3 Prescalers. Search on Bibsonomy IEICE Trans. Electron. The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
34Herbert Knapp, Josef Böck, Martin Wurzer, Günter Ritzberger, Klaus Aufinger, Ludwig Treitinger 2-GHz/2-mW and 12-GHz/30-mW dual-modulus prescalers in silicon bipolar technology. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
33Mircea R. Stan Synchronous Up/Down Counter with Clock Period Independent of Counter Size. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1997 DBLP  DOI  BibTeX  RDF up/down counters, constant time counters, prescalers
33Luis A. Montalvo, Alain Guyot Svoboda-Tung division with no compensation. Search on Bibsonomy VLSI Design The full citation details ... 1995 DBLP  DOI  BibTeX  RDF Svoboda-Tung division, radix-b division algorithm, iteration overflow, most significant digits, radix-b algorithm, IEEE normalised divisor, pre-scaling technique, stepwise approximation, VLSI, iterative methods, digital arithmetic, VLSI implementation, prescalers, dividing circuits
30Quan Yuan, Haigang Yang, Fang-yuan Dong, Tao Yin "Time borrowing" technique for design of low-power high-speed multi-modulus prescaler in frequency synthesizer. Search on Bibsonomy ISCAS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
30Ping Wu, Kai He A CMOS triple-band fractional-N frequency synthesizer for GSM/GPRS/EDGE applications. Search on Bibsonomy ISCAS (4) The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
Displaying result #1 - #13 of 13 (100 per page; Change: )
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license