The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for LEON3 with no syntactic query expansion in all metadata.

Publication years (Num. hits)
2006-2012 (15) 2013-2018 (19) 2019-2022 (7)
Publication types (Num. hits)
article(4) data(1) inproceedings(36)
Venues (Conferences, Journals, ...)
DDECS(3) DSD(3) FPL(3) LATS(3) VDAT(3) DATE(2) ApplePies(1) ARC(1) Arch. Formal Proofs(1) Asia-Pacific Computer Systems ...(1) ATSIP(1) CASES(1) CSE(1) EuroSys(1) FIT(1) FM(1) More (+10 of total 29)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 17 occurrences of 15 keywords

Results
Found 41 publication records. Showing 41 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
98Krzysztof Marcinek, Arkadiusz W. Luczyk, Witold A. Pleskacz Enhanced LEON3 core for superscalar processing. Search on Bibsonomy DDECS The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
47Jianjun Guo, Kui Dai, Zhiying Wang 0003 A Heterogeneous Multi-core Processor Architecture for High Performance Computing. Search on Bibsonomy Asia-Pacific Computer Systems Architecture Conference The full citation details ... 2006 DBLP  DOI  BibTeX  RDF TTA, SoC, heterogeneous, multi-core
36Jin Ouyang, Raghuveer Raghavendra, Sibin Mohan, Tao Zhang 0032, Yuan Xie 0001, Frank Mueller 0001 CheckerCore: enhancing an FPGA soft core to capture worst-case execution times. Search on Bibsonomy CASES The full citation details ... 2009 DBLP  DOI  BibTeX  RDF LEON3, checkercore, shadow pipeline, FPGA, embedded system, real-time, WCET, worst-case-execution-time, SPARC
28Kris Nikov, Marcos Martínez, Pedro Vallejo, Abel Balbis, José L. Núñez-Yáñez, Kerstin Eder GR712RC LEON3 Power Model Data. Search on Bibsonomy 2022   DOI  RDF
28Sowmith Nethula, Vivek Bansal, Ghaith Bany Hamad, Otmane Aït Mohamed Layout-based Vulnerability Analysis of LEON3 Processor to Single Event Multiple Transients using Satisfiability Modulo Theories. Search on Bibsonomy ISQED The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
28Server Kasap, Eduardo Weber Wächter, Xiaojun Zhai, Shoaib Ehsan, Klaus D. McDonald-Maier Survey of Soft Error Mitigation Techniques Applied to LEON3 Soft Processors on SRAM-Based FPGAs. Search on Bibsonomy IEEE Access The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
28Mouna Karmani, Noura Benhadjyoussef, Belgacem Hamdi, Mohsen Machhout A Hardware-Software Codesign Case Study: The SHA3-512 algorithm Implementation on the LEON3 Processor. Search on Bibsonomy ATSIP The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
28Nam Ho, Paul Kaufmann, Marco Platzner Optimization of Application-Specific L1 Cache Translation Functions of the LEON3 Processor. Search on Bibsonomy SoCPaR The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
28Gianmarco Dinelli, Gabriele Meoni, Pietro Nannipieri, Luca Dello Sterpaio, Antonino Marino, Luca Fanucci Integration of a SpaceFibre IP Core with the LEON3 Microprocessor Through an AMBA AHB Bus. Search on Bibsonomy ApplePies The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
28Rajul Bansal, Abhijit Karmakar Efficient Closely-Coupled Integration of AES Coprocessor with LEON3 Processor. Search on Bibsonomy VDAT The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
28Ilya Tuzov, David de Andrés, Juan Carlos Ruiz Tuning synthesis flags to optimize implementation goals: Performance and robustness of the LEON3 processor as a case study. Search on Bibsonomy J. Parallel Distributed Comput. The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
28Mohamed Abdelawwad, Ali Hayek, Ahmed Alsuleiman, Josef Börcsök FPGA Implementation of a Safety System-on-Chip Based on 1oo4 Architecture Using LEON3 Processor. Search on Bibsonomy ICCA The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
28Osvaldo Navarro, Michael Hübner 0001 Runtime Adaptive Cache for the LEON3 Processor. Search on Bibsonomy ARC The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
28Lucas M. V. Pereira, Douglas R. Melo, Cesar A. Zeferino, Eduardo A. Bezerra Analysis of LEON3 systems integration for a Network-on-Chip. Search on Bibsonomy LATS The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
28Afef Kchaou, Wajih El Hadj Youssef, Rached Tourki Performance Analysis of a Multicore Based LEON3 Integrating a RTOS. Search on Bibsonomy SSD The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
28Rajul Bansal, Abhijit Karmakar Efficient integration of coprocessor in LEON3 processor pipeline for System-on-Chip design. Search on Bibsonomy Microprocess. Microsystems The full citation details ... 2017 DBLP  DOI  BibTeX  RDF
28Nam Ho, Ishraq Ibne Ashraf, Paul Kaufmann, Marco Platzner Accurate private/shared classification of memory accesses: A run-time analysis system for the LEON3 multi-core processor. Search on Bibsonomy DATE The full citation details ... 2017 DBLP  DOI  BibTeX  RDF
28Nam Ho, Paul Kaufmann, Marco Platzner Evolvable caches: Optimization of reconfigurable cache mappings for a LEON3/Linux-based multi-core processor. Search on Bibsonomy FPT The full citation details ... 2017 DBLP  DOI  BibTeX  RDF
28Thierry Bonnoit, Alexandre Coelho, Nacer-Eddine Zergainoh, Raoul Velazco SEU impact in processor's control-unit: Preliminary results obtained for LEON3 soft-core. Search on Bibsonomy LATS The full citation details ... 2017 DBLP  DOI  BibTeX  RDF
28Rajul Bansal, Mahendra Kumar Jatav, Abhijit Karmakar A Lifting Instruction for Performing DWT in LEON3 Processor Based System-on-Chip. Search on Bibsonomy VDAT The full citation details ... 2017 DBLP  DOI  BibTeX  RDF
28Zhe Hou, David Sanán, Alwen Tiu, Yang Liu 0003 A formal model for the SPARCv8 ISA and a proof of non-interference for the LEON3 processor. Search on Bibsonomy Arch. Formal Proofs The full citation details ... 2016 DBLP  BibTeX  RDF
28Michael J. Wirthlin, Andrew M. Keller, Chase McCloskey, Parker Ridd, David S. Lee, Jeffrey Draper SEU Mitigation and Validation of the LEON3 Soft Processor Using Triple Modular Redundancy for Space Processing. Search on Bibsonomy FPGA The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
28Zhe Hou, David Sanán, Alwen Tiu, Yang Liu 0003, Koh Chuen Hoa An Executable Formalisation of the SPARCv8 Instruction Set Architecture: A Case Study for the LEON3 Processor. Search on Bibsonomy FM The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
28Zohaib Najam, Muhammad Najam Dar, Muhammad Yasir Qadri, Shaheryar Najam, Jameel Ahmed Architectural Enhancement of LEON3 Processor for Real Time and Feedback Applications. Search on Bibsonomy FIT The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
28Afef Kchaou, W. El Hadj Youssef, Rached Tourki, Fraidy Bouesse, Pablo Ramos, Raoul Velazco A deep analysis of SEU consequences in the internal memory of LEON3 processor. Search on Bibsonomy LATS The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
28 Super-scale architecture enhancement of LEON3 core for DSP application. Search on Bibsonomy VDAT The full citation details ... 2015 DBLP  DOI  BibTeX  RDF
28Nam Ho, Paul Kaufmann, Marco Platzner A hardware/software infrastructure for performance monitoring on LEON3 multicore platforms. Search on Bibsonomy FPL The full citation details ... 2014 DBLP  DOI  BibTeX  RDF
28Andrej Kincel, Marcel Baláz MBIST for LEON3 processor core cache. Search on Bibsonomy DDECS The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
28Zhenni Li, Jingjiao Li, Liang Li, Yue Zhao, Chaoqun Rong A SoC design and implementation of dynamic image edge detection based on the LEON3 open source processor. Search on Bibsonomy ICNC The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
28Hamed Abbasitabar, Hamid R. Zarandi, Ronak Salamat Susceptibility Analysis of LEON3 Embedded Processor against Multiple Event Transients and Upsets. Search on Bibsonomy CSE The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
28Antonio da Silva 0001, Sebastián Sánchez 0001 A LEON3 virtual platform with real spacewire interfaces for dependable space software development. Search on Bibsonomy SimuTools The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
28Martin Danek, Leos Kafka, Lukas Kohout, Jaroslav Sykora Instruction set extensions for multi-threading in LEON3. Search on Bibsonomy DDECS The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
28Antonio da Silva 0001, Sebastián Sánchez 0001 LEON3 ViP: A Virtual Platform with Fault Injection Capabilities. Search on Bibsonomy DSD The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
28Syed Zahid Ahmed, Julien Eydoux, Laurent Rouge, Jean-Baptiste Cuelle, Gilles Sassatelli, Lionel Torres Exploration of power reduction and performance enhancement in LEON3 processor with ESL reprogrammable eFPGA in processor pipeline and as a co-processor. Search on Bibsonomy DATE The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
28Sandro Penolazzi, Luca Bolognino, Ahmed Hemani Energy and Performance Model of a SPARC Leon3 Processor. Search on Bibsonomy DSD The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
23Ales Plsek, Lei Zhao, Veysel Harun Sahin, Daniel Tang, Tomas Kalibera, Jan Vitek Developing safety critical Java applications with oSCJ/L0. Search on Bibsonomy JTRES The full citation details ... 2010 DBLP  DOI  BibTeX  RDF memory management, Java virtual machine, safety critical systems
23Filip Pizlo, Lukasz Ziarek, Ethan Blanton, Petr Maj, Jan Vitek High-level programming of embedded hard real-time devices. Search on Bibsonomy EuroSys The full citation details ... 2010 DBLP  DOI  BibTeX  RDF real-time systems, memory management, java virtual machine
23Roy Chaoming Hsu, Yaw-Yu Lee, Bin-Wen Kao, Din-Yuen Chan Hardware Design of Shape-Preserving Contour Tracing for Object of Segmented Images. Search on Bibsonomy PSIVT The full citation details ... 2009 DBLP  DOI  BibTeX  RDF AMBA bus, SOC, Boundary Extraction, Contour Tracing
23Izhar Zaidi, Atukem Nabina, Cedric Nishan Canagarajah, José L. Núñez-Yáñez Power/Area Analysis of a FPGA-Based Open-Source Processor using Partial Dynamic Reconfiguration. Search on Bibsonomy DSD The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
23Izhar Zaidi, Atukem Nabina, Cedric Nishan Canagarajah, José L. Núñez-Yáñez Evaluating dynamic partial reconfiguration in the integer pipeline of a FPGA-based opensource processor. Search on Bibsonomy FPL The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
23José L. Núñez-Yáñez, Vassilios A. Chouliaras, Jiri Gaisler Dynamic Voltage Scaling in a FPGA-based System-on-Chip. Search on Bibsonomy FPL The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
Displaying result #1 - #41 of 41 (100 per page; Change: )
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license