The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for phrase low-jitter (changed automatically) with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1993-2000 (20) 2001-2002 (20) 2003 (17) 2004-2005 (33) 2006 (23) 2007-2008 (29) 2009-2010 (16) 2011-2012 (15) 2013-2014 (23) 2015 (15) 2016-2017 (18) 2018-2019 (25) 2020-2021 (19) 2022 (17) 2023-2024 (18)
Publication types (Num. hits)
article(127) inproceedings(177) phdthesis(4)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 65 occurrences of 52 keywords

Results
Found 308 publication records. Showing 308 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
83Hyun Woo Choi, Abhijit Chatterjee Digital bit stream jitter testing using jitter expansion. Search on Bibsonomy DATE The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
76Isaac Keslassy, Murali S. Kodialam, T. V. Lakshman, Dimitrios Stiliadis On guaranteed smooth scheduling for input-queued switches. Search on Bibsonomy IEEE/ACM Trans. Netw. The full citation details ... 2005 DBLP  DOI  BibTeX  RDF scheduling, router, switch, jitter
68T. H. Szymanski A Conflict-Free Low-Jitter Guaranteed-Rate MAC Protocol for Base-Station Communications in Wireless Mesh Networks. Search on Bibsonomy AccessNets The full citation details ... 2008 DBLP  DOI  BibTeX  RDF low jitter, scheduling, quality of service, networks, mesh, multihop
60Shalabh Goyal, Abhijit Chatterjee, Mike Atia Reducing Sampling Clock Jitter to Improve SNR Measurement of A/D Converters in Production Test. Search on Bibsonomy ETS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
57David Hay, Gabriel Scalosub Jitter Regulation for Multiple Streams. Search on Bibsonomy ESA The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
51David C. Keezer, Dany Minier, Patrice Ducharme Method for reducing jitter in multi-gigahertz ATE. Search on Bibsonomy DATE The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
46Takashi Kawamoto, Masaru Kokubo A low-jitter 1.5-GHz and large-EMI reduction 10-dBm spread-spectrum clock generator for Serial-ATA. Search on Bibsonomy ASP-DAC The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
45Tony Pialis, Eric W. Hu, Khoman Phang A 1.8V low-jitter CMOS ring oscillator with supply regulation. Search on Bibsonomy ISCAS (3) The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
43Daisuke Watanabe, Masakatsu Suda, Toshiyuki Okayasu 34.1Gbps Low Jitter, Low BER High-Speed Parallel CMOS Interface for Interconnections in High-Speed Memory Test System. Search on Bibsonomy ITC The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
39Adrian Maxim, Baker Scott, Ed Schneider, Melvin Hagge, Steve Chacko, Dan Stiurca Sample-reset loop filter architecture for process independent and ripple-pole-less low jitter CMOS charge-pump PLLs. Search on Bibsonomy ISCAS (4) The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
36Zvika Brakerski, Boaz Patt-Shamir Jitter-approximation tradeoff for periodic scheduling. Search on Bibsonomy Wirel. Networks The full citation details ... 2006 DBLP  DOI  BibTeX  RDF Jitter minimization, Perfect periodicity, Asymmetric communication, Periodic scheduling
36Zvika Brakerski, Boaz Patt-Shamir Jitter-Approximation Tradeoff for Periodic Scheduling. Search on Bibsonomy IPDPS The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
36Alfio Zanchi, Ioannis Papantonopoulos, Frank (Ching-Yuh) Tsay Measurement and SPICE prediction of sub-picosecond clock jitter in A/D converters. Search on Bibsonomy ISCAS (5) The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
33Tingzhou Yang, Zhao Chen, Dimitrios Makrakis, Abdelhakim Hafid A Study of AF and EF Services Interaction. Search on Bibsonomy ICOIN The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
31Abdelohahab Djemouai, Mohamad Sawan Fast-locking low-jitter integrated CMOS phase-locked loop. Search on Bibsonomy ISCAS (1) The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
28Yu Duan, Chi-Hang Chan, Yan Zhu 0001, Rui Paulo Martins Supply-Noise-Desensitized Techniques for Low Jitter RO-Based PLL Achieving ≤1.6 ps RMS Jitter Within Full-Spectrum Supply Interference. Search on Bibsonomy IEEE Trans. Circuits Syst. I Regul. Pap. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
28Dongjun Park, Jongsun Kim A low-jitter 2.4 GHz all-digital MDLL with a dithering jitter reduction scheme for 256 times frequency multiplication. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
25Haw-Yun Shin, Jean-Lien C. Wu, Yi-Hsien Wu A Packet Scheduling Scheme for Broadband Wireless Networks with Heterogeneous Services. Search on Bibsonomy AINA (2) The full citation details ... 2004 DBLP  DOI  BibTeX  RDF Frame-Based, Quality-of-Service, Packet Scheduling, Round-robin, Weighted-round-robin, Slot-reuse
24Kazuhiko Miki, David Boerstler, Eskinder Hailu, Jieming Qi, Sarah Pettengill, Yuichi Goto A new test and characterization scheme for 10+ GHz low jitter wide band PLL. Search on Bibsonomy ASP-DAC The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
24Sitt Tontisirin, Reinhard Tielert A Gb/s one-fourth-rate CMOS CDR circuit without external reference clock. Search on Bibsonomy ISCAS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
23Shun Nagata, Ewout Martens, Adam Cooman, Jan Craninckx A 28GHz Low Jitter, Low Power Fully Differential Self-Biased Clock Buffer with Embedded Low Pass Filter Utilizing Enable Switch in 16nm FinFET. Search on Bibsonomy MWSCAS The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
23N. K. Anushkannan, H. Mangalam Design of an ultra-low power, low complexity and low jitter PLL with digitally controlled oscillator. Search on Bibsonomy Int. J. Adv. Intell. Paradigms The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
22Kuo-Hsing Cheng, Yu-Lung Lo A fast-lock mixed-mode DLL with wide-range operation and multiphase outputs. Search on Bibsonomy DATE Designers' Forum The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
22Chien-Hung Kuo, Yi-Shun Shih A frequency synthesizer using two different delay feedbacks. Search on Bibsonomy ISCAS (3) The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
22S. Nagavarapu, J. Yan, Edward K. F. Lee, Randall L. Geiger An asynchronous data recovery/retransmission technique with foreground DLL calibration. Search on Bibsonomy ISCAS (6) The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
22T. H. Szymanski Scheduling and Channel Assignment of Backhaul Traffic in Infrastructure Wireless Mesh Networks with Near-Minimal Delay and Jitter. Search on Bibsonomy ICDS The full citation details ... 2010 DBLP  DOI  BibTeX  RDF backhaul, low-jitter, scheduling, quality of service, wireless mesh network, TDMA, OFDMA, crossbar, relay network, input-queue
22T. H. Szymanski Throughput and QoS optimization in nonuniform multichannel wireless mesh networks. Search on Bibsonomy Q2SWinet The full citation details ... 2008 DBLP  DOI  BibTeX  RDF low-jitter, scheduling, QoS, network, wireless, mesh, multihop
19Hamed Khanmirza, Sajjad Zarifzadeh, Nasser Yazdani ADPQ: An Adaptive Approach for Expedited Forwarding Traffic Scheduling. Search on Bibsonomy ISCC The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
19Saurabh Kumar, Yatendra Kumar Singh A low-jitter and low-phase noise switched-loop filter PLL using fast phase-error correction and dual-edge phase comparison technique. Search on Bibsonomy Integr. The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
19Jianguo Hu, Renfei Zou, Yao Yao, Jiajun He, Deming Wang A 2.4-GHz ring-VCO-based time-to-voltage conversion PLL achieving low-jitter and low-spur performance. Search on Bibsonomy Microelectron. J. The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
19Simone Mattia Dartizio, Francesco Tesolin, Giacomo Castoro, Francesco Buccoleri, Michele Rossoni, Dmytro Cherniak, Carlo Samori, Andrea L. Lacaita, Salvatore Levantino A Low-Spur and Low-Jitter Fractional-N Digital PLL Based on an Inverse-Constant-Slope DTC and FCW Subtractive Dithering. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
19Suneui Park, Seojin Choi, Seyeon Yoo, Yoonseo Cho, Jaehyouk Choi An Ultra-Low Jitter, Low-Power, 102-GHz PLL Using a Power-Gating Injection-Locked Frequency Multiplier-Based Phase Detector. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
19Chanwoong Hwang, Hangi Park, Yongsun Lee, Taeho Seong, Jaehyouk Choi A Low-Jitter and Low-Fractional-Spur Ring-DCO-Based Fractional-N Digital PLL Using a DTC's Second-/Third-Order Nonlinearity Cancellation and a Probability-Density-Shaping ΔΣM. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
19Younghyun Lim, Juyeop Kim, Yongwoo Jo, Jooeun Bang, Jaehyouk Choi A Wide-Lock-In-Range and Low-Jitter 12-14.5 GHz SSPLL Using a Low-Power Frequency-Disturbance-Detecting and Correcting Loop. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
19Jiang Gong, Edoardo Charbon, Fabio Sebastiano, Masoud Babaie A Low-Jitter and Low-Spur Charge-Sampling PLL. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
19Mohammad Bagheri, Xun Li An ultra-low power and low jitter frequency synthesizer for 5G wireless communication and IoE applications. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
19Seyeon Yoo, Seojin Choi, Yongsun Lee, Taeho Seong, Younghyun Lim, Jaehyouk Choi A Low-Jitter and Low-Reference-Spur Ring-VCO- Based Injection-Locked Clock Multiplier Using a Triple-Point Background Calibrator. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
19Charalampos Stylianopoulos, Magnus Almgren, Olaf Landsiedel, Marina Papatriantafilou, Trevor Neish, Linus Gillander, Bengt Johansson, Staffan Bonnier On the performance of commodity hardware for low latency and low jitter packet processing. Search on Bibsonomy DEBS The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
19Mario Mercandelli Techniques for low-jitter and low-area occupation fractional-N Frequency synthesis. Search on Bibsonomy 2020   RDF
19Yongping Fan, Bo Xiang, Dan Zhang, James S. Ayers, Kuan-Yueh James Shen, Andrey Mezhiba Digital Leakage Compensation for a Low-Power and Low-Jitter 0.5-to-5GHz PLL in 10nm FinFET CMOS Technology. Search on Bibsonomy ISSCC The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
19Xiang Gao Low Jitter and Low Power PLL:Towards The Utopia. Search on Bibsonomy ISOCC The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
19Yongsun Lee, Taeho Seong, Seyeon Yoo, Jaehyouk Choi A Low-Jitter and Low-Reference-Spur Ring-VCO-Based Switched-Loop Filter PLL Using a Fast Phase-Error Correction Technique. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
19Motahhareh Estebsari, Mohammad Gholami, Mohammad Javad Ghahramanpour A wide range delay locked loop for low power and low jitter applications. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
19Faeze Noruzpur, Sina Mahdavi, Maryam Poreh, Shima Tayyeb Ghasemi A New Semi-Digital Low Power Low Jitter and Fast PLL in 0.18μm Technology. Search on Bibsonomy MIXDES The full citation details ... 2018 DBLP  DOI  BibTeX  RDF
19Ahmed Musa, Wei Deng 0001, Teerachot Siriburanon, Masaya Miyahara, Kenichi Okada, Akira Matsuzawa A Compact, Low-Power and Low-Jitter Dual-Loop Injection Locked PLL Using All-Digital PVT Calibration. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2014 DBLP  DOI  BibTeX  RDF
19Roberto Nonis, Werner Grollitsch, Thomas Santa, Dmytro Cherniak, Nicola Da Dalt digPLL-Lite: A Low-Complexity, Low-Jitter Fractional-N Digital PLL Architecture. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
19Davide Tasca Low-power low-jitter fractional-N frequency synthesizer using bang bang phase detection. Search on Bibsonomy 2012   RDF
19Yingmei Chen, Zhigong Wang, Li Zhang A low-jitter low-power monolithically integrated optical receiver for SDH STM-16. Search on Bibsonomy Sci. China Inf. Sci. The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
19Ulrich L. Rohde, Ajay K. Poddar Digital frequency synthesizer using adaptive mode-coupled resonator mechanism for low phase noise and low jitter applications. Search on Bibsonomy ISCAS The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
19Fu Luo, Godi Fischer Low jitter audio range PLL with ultra low power dissipation. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
19David E. Duarte, Suching Hsu, Keng L. Wong, Mingwei Huang, Greg Taylor Interpolated VCO design for a low bandwidth, low-jitter, self-biased PLL in 45 nm CMOS. Search on Bibsonomy CICC The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
19Régis Roubadia, Sami Ajram, Guy Cathébras Low Power and Low Jitter Wideband Clock Synthesizers in CMOS ASICs. Search on Bibsonomy PATMOS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
19Amr M. Fahim A compact, low-power low-jitter digital PLL. Search on Bibsonomy ESSCIRC The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
19Ramin Farjad-Rad, William J. Dally, Hiok-Tiaq Ng, Ramesh Senthinathan, Ming-Ju Edward Lee, Rohit Rathi, John Poulton A low-power multiplying DLL for low-jitter multigigahertz clock generation in highly integrated digital chips. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
19Kuo-Hsing Chen, Huan-Sen Liao, Lin-Jiunn Tzou A low-jitter and low-power phase-locked loop design. Search on Bibsonomy ISCAS The full citation details ... 2000 DBLP  DOI  BibTeX  RDF
17Jun Zhao 0002, Yong-Bin Kim A low power 32 nanometer CMOS digitally controlled oscillator. Search on Bibsonomy SoCC The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
17Jaehong Ko, Wookwan Lee, Soo-Won Kim 2.5GHz PLL with current matching charge-pump for 10Gbps transmitter design. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2005 DBLP  DOI  BibTeX  RDF jitter, PLL, output buffer, charge-pump
17Wen-Chi Wu, Chih-Chien Huang, Chih-Hsiung Chang, Nai-Heng Tseng Low-power CMOS PLL for clock generator. Search on Bibsonomy ISCAS (1) The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
16Juyeop Kim, Yongwoo Jo, Hangi Park, Taeho Seong, Younghyun Lim, Jaehyouk Choi A 12.8-15.0-GHz Low-Jitter Fractional-N Subsampling PLL Using a Voltage-Domain Quantization-Error Cancellation. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
16Min-Ji Kim, Won-Young Lee Design of a Low-Jitter Digitally Controlled Oscillator With Supply Noise Compensation. Search on Bibsonomy ICEIC The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
16Seheon Jang, Munjae Chae, Hangi Park, Chanwoong Hwang, Jaehyouk Choi 10.2 A 5.5μs-Calibration-Time, Low-Jitter, and Compact-Area Fractional-N Digital PLL Using the Recursive-Least-Squares (RLS) Algorithm. Search on Bibsonomy ISSCC The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
16Xiangyu Meng 0003, Wang Xie, Jiaqi Zhang, Zhao Zhang 0004 A 0.2-7.1-Gb/s Low-Jitter Full-Rate Reference-Less CDR for Communication Signal Analyzers. Search on Bibsonomy IEEE Trans. Instrum. Meas. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Dengyu Ran, Xiao Chen, Lei Song Agile: A high-scalable and low-jitter flow tables lifecycle management framework for multi-core programmable data plane. Search on Bibsonomy Comput. Commun. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Zhen Li 0037, Zhenrong Li, Xudong Wang, Zeyuan Wang, Yiqi Zhuang A low jitter sub-sampling phase-locked loop with sampling thermal noise cancellation technique. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Jin Wu, Minwei Hu, Xudong Wu, Yang Zuo, Chenggong Wan, Lixia Zheng, Weifeng Sun A low jitter fractional PLL with offset current charge pump. Search on Bibsonomy Microelectron. J. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Shaorong Lu, Sheng Xie, Luhong Mao, Ruiliang Song, Naibo Zhang A low jitter 50 Gb/s PAM4 optical receiver in 130 nm SiGe BiCMOS. Search on Bibsonomy Microelectron. J. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Qing Liu, Heming Wang, Fangxu Lv, Geng Zhang 0001, Dongbin Lv Low-Jitter Retimer Circuits for High-Performance Computer Optical Communications. Search on Bibsonomy ICCEIC The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Tianshu Xu, Wen Gu, Koichi Ota, Shinobu Hasegawa A Low-Jitter Hand Tracking System for Improving Typing Efficiency in Virtual Reality Workspace. Search on Bibsonomy TENCON The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Andreas Depold, Christian Dorn, Robert Weigel, Fabian Lurz A Simple Low Jitter Wireless Triggering and Unidirectional Communication System. Search on Bibsonomy WiSNeT The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Hsi-Hao Huang, Chun-Hsien Liu, Tzu-Yun Huang, Sheng-Di Lin, Chen-Yi Lee Self-Restoring and Low-Jitter Circuits for High Timing-Resolution SPAD Sensing Applications. Search on Bibsonomy ISCAS The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Jin Sun, Jiahao Hu, Ziqi Song, Qing Li, Dian He, Hujun Jia A Low Jitter Current-Mode Multiplying Delay-Locked Loop Applied to High-Precision TDC. Search on Bibsonomy ASICON The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
16Simone Mattia Dartizio Design of small-footprint, high-spectral purity and low-jitter digitally-intensive frequency synthetizers Search on Bibsonomy 2023   RDF
16Hyojun Kim, Woosong Jung, Kwandong Kim, Sungwoo Kim, Woo-Seok Choi, Deog-Kyoon Jeong A Low-Jitter 8-GHz RO-Based ADPLL With PVT-Robust Replica-Based Analog Closed Loop for Supply Noise Compensation. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Hangi Park, Chanwoong Hwang, Taeho Seong, Jaehyouk Choi A Low-Jitter Ring-DCO-Based Fractional-N Digital PLL With a 1/8 DTC-Range-Reduction Technique Using a Quadruple-Timing-Margin Phase Selector. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Woorham Bae Benchmark Figure of Merit Extensions for Low Jitter Phase Locked Loops Inspired by New PLL Architectures. Search on Bibsonomy IEEE Access The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Yuan Cheng Qian, Yen-Yu Chao, Shen-Iuan Liu A Low-Jitter Sub-Sampling PLL With a Sub-Sampling DLL. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Shuxiang Song, Zefa Liu, Mingcan Cen, Chaobo Cai A 9.8-12.5 Gb/s Low-Jitter Reference-Less Clock and Data Recovery Circuit. Search on Bibsonomy J. Circuits Syst. Comput. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Jagdeep Kaur Sahani, Anil Singh, Alpana Agarwal A low jitter and fast locking all digital phase locked loop with flash based time to digital converter and gain calibrated voltage controlled oscillator. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Tianxiang Wu, Xi Wang, Yong Chen 0005, Junyan Ren, Shunli Ma A 10-MHz to 50-GHz low-jitter multiphase clock generator for high-speed oscilloscope in 0.15-μm GaAs technology. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Jiyun Tong, Sha Wang, Shuang Zhang, Mengdi Zhang, Ye Zhao, Fazhan Zhao A Low-Jitter Harmonic-Free All-Digital Delay-Locked Loop for Multi-Channel Vernier TDC. Search on Bibsonomy Sensors The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Chengxian Pan, Chunqi Shi, Guoliang Zhao, Boxiao Liu, Leilei Huang, Runxi Zhang A 21.3-24.5Gb/s low jitter PLL-based clock and data recovery circuit with cascode-coupled quadrature LC-VCO. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Sheng Xie, Chengkui Jia, Luhong Mao, Gaolei Zhou, Naibo Zhang, Ruiliang Song Low jitter design for quarter-rate CDR of 100Gb/s PAM4 optical receiver. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Jiahao Hu, Zhongxian Huang, Baoxing Duan, Qing Li, Ziqi Song, Dian He A Multiplying Delay-Locked Loop design with low jitter and high linearity. Search on Bibsonomy ICTA The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
16Wanghua Wu, Chih-Wei Yao, Chengkai Guo, Pei-Yuan Chiang, Lei Chen, Pak-Kim Lau, Zhanjun Bai, Sang Won Son, Thomas Byunghak Cho A 14-nm Ultra-Low Jitter Fractional-N PLL Using a DTC Range Reduction Technique and a Reconfigurable Dual-Core VCO. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
16Shahram Modanlou, Gholamreza Ardeshir, Mohammad Gholami Analysis and design of a low jitter delay-locked loop using lock state detector. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
16Chia-Chen Chang, Yu-Tung Chin, Hossameldin A. Ibrahim, Kang-Yu Chang, Shyh-Jye Jou A Low-Jitter ADPLL with Adaptive High-Order Loop Filter and Fine Grain Varactor Based DCO. Search on Bibsonomy ISCAS The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
16Woorham Bae State-of-the-Art Circuit Techniques for Low-Jitter Phase-Locked Loops: Advanced Performance Benchmark FOM Based on an Extensive Survey. Search on Bibsonomy ISCAS The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
16Junghoon Jin, Seungjun Kim, Sunguk Choi, Pil-Ho Lee, Sang-jae Rhee, Ki-hwan Choi, Jongsun Kim A 7.68 GHz Fast-Lock Low-Jitter Digital MDLL. Search on Bibsonomy ISOCC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
16Souradip Sen, Utkarsh Upadhyaya, Krishna Reddy Kondreddy, Arun Goyal, Sandeep Goyal, Shalabh Gupta A Low Jitter Digital Loop CDR Based 8-16 Gbps SerDes in 65 nm CMOS Technology. Search on Bibsonomy VLSID The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
16Sarang Kazeminia, Arefeh Soltani A low-jitter leakage-free digitally calibrated phase locked loop. Search on Bibsonomy Comput. Electr. Eng. The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Jagdeep Kaur Sahani, Anil Singh, Alpana Agarwal A Wide Frequency Range Low Jitter Integer PLL with Switch and Inverter Based CP in 0.18 μm CMOS Technology. Search on Bibsonomy J. Circuits Syst. Comput. The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Jin Wu, Shuang Chen, Kang Hu, Lixia Zheng, Weifeng Sun A low jitter multiplying delay-locked loop with static phase offset elimination applied to time-to-digital converter. Search on Bibsonomy Microelectron. J. The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Youngbog Yoon, Hyunsu Park, Chulwoo Kim A DLL-Based Quadrature Clock Generator With a 3-Stage Quad Delay Unit Using the Sub-Range Phase Interpolator for Low-Jitter and High-Phase Accuracy DRAM Applications. Search on Bibsonomy IEEE Trans. Circuits Syst. The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Wei Zou, Daming Ren, Xuecheng Zou A wideband low-jitter PLL with an optimized Ring-VCO. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Pierre Bisiaux, Elena Blokhina, Eugene Koskin, Teerachot Siriburanon, Dimitri Galayko Design of a 1.5 GHz Low jitter DCO Ring in 28 nm CMOS Process. Search on Bibsonomy ECCTD The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Zeeshan Ali, Makwana Harshit R, Shalabh Gupta A Low Jitter Double-Tailed Strong-Arm Latch Based Digital-to-Time Converter (DTC). Search on Bibsonomy ICECS The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Mengshuai Wang, Yingmei Chen, Jinlei Yuan A low jitter 50Gb/s PAM4 CDR of Receiver in 40nm CMOS Technology. Search on Bibsonomy WCSP The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
16Juyeop Kim, Younghyun Lim, Heein Yoon, Yongsun Lee, Hangi Park, Yoonseo Cho, Taeho Seong, Jaehyouk Choi An Ultra-Low-Jitter, mmW-Band Frequency Synthesizer Based on Digital Subsampling PLL Using Optimally Spaced Voltage Comparators. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
16Heein Yoon, Suneui Park, Jaehyouk Choi A Low-Jitter Injection-Locked Multi-Frequency Generator Using Digitally Controlled Oscillators and Time-Interleaved Calibration. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
16Seojin Choi, Seyeon Yoo, Yongsun Lee, Yongwoo Jo, Jeonghyun Lee, Younghyun Lim, Jaehyouk Choi An Ultra-Low-Jitter 22.8-GHz Ring-LC-Hybrid Injection-Locked Clock Multiplier With a Multiplication Factor of 114. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
Displaying result #1 - #100 of 308 (100 per page; Change: )
Pages: [1][2][3][4][>>]
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license