The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for phrase defect-tolerance (changed automatically) with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1991-1997 (18) 1998-2003 (19) 2004-2005 (26) 2006 (20) 2007 (18) 2008 (28) 2009-2010 (19) 2011-2015 (17) 2016-2021 (15) 2022-2023 (2)
Publication types (Num. hits)
article(54) inproceedings(126) phdthesis(2)
Venues (Conferences, Journals, ...)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 239 occurrences of 111 keywords

Results
Found 182 publication records. Showing 182 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
105Zachary D. Patitz, Nohpill Park Modeling and Evaluation of Threshold Defect Tolerance. Search on Bibsonomy DFT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
83Mehdi Baradaran Tahoori Low-overhead defect tolerance in crossbar nanoarchitectures. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF reconfigurable architectures, nanotechnology, Defect tolerance
82Jing Huang 0001, Mehdi Baradaran Tahoori, Fabrizio Lombardi On the Defect Tolerance of Nano-Scale Two-Dimensional Crossbars. Search on Bibsonomy DFT The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
79Zhanglei Wang, Krishnendu Chakrabarty Built-in Self-test and Defect Tolerance in Molecular Electronics-based Nanofabrics. Search on Bibsonomy J. Electron. Test. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF nanofabric, CAEN, chemically assembled, reconfiguration, BIST, nanotechnology, defect tolerance, molecular electronics
79Prasanna Sundararajan, Steve Guccione Run-Time defect tolerance using JBits. Search on Bibsonomy FPGA The full citation details ... 2001 DBLP  DOI  BibTeX  RDF Java, FPGA, cores, defect tolerance, run-time reconfiguration
75Maryam Ashouei, Adit D. Singh, Abhijit Chatterjee Reconfiguring CMOS as Pseudo N/PMOS for Defect Tolerance in Nano-Scale CMOS. Search on Bibsonomy VLSI Design The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
72S. K. Tewksbury Challenges Facing Practical DFT for MEMS. Search on Bibsonomy DFT The full citation details ... 2001 DBLP  DOI  BibTeX  RDF Microelectromechanical systems, microsystems technologies, fault tolerance, defect tolerance
71Reza M. Rad, Mohammad Tehranipoor A Reconfiguration-based Defect Tolerance Method for Nanoscale Devices. Search on Bibsonomy DFT The full citation details ... 2006 DBLP  DOI  BibTeX  RDF Nanoscale Devices, Fault Tolerance, Test, Reconfiguration, Redundancy, Crossbar
63Vijay K. Jain, Glenn H. Chapman Defect Tolerant and Energy Economized DSP Plane of a 3-D Heterogeneous SoC. Search on Bibsonomy DFT The full citation details ... 2006 DBLP  DOI  BibTeX  RDF 3D Heterogeneous sensor, redundancy and reconfiguration, energy economization, heterogeneous SOC, J-platform, defect tolerance
60Tao Xu 0002, Krishnendu Chakrabarty Integrated droplet routing and defect tolerance in the synthesis of digital microfluidic biochips. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF Physical design automation, microfluidics, biochips, module placement
60Xiaobo Sharon Hu, Alexander Khitun, Konstantin K. Likharev, Michael T. Niemier, Mingqiang Bao, Kang L. Wang Design and defect tolerance beyond CMOS. Search on Bibsonomy CODES+ISSS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF cmol, nanotechnology, defect tolerance, qca, spin wave
60Arvind Kumar, Sandip Tiwari Defect tolerance for nanocomputer architecture. Search on Bibsonomy SLIP The full citation details ... 2004 DBLP  DOI  BibTeX  RDF wire length estimation, FPGA, reliability, reconfigurability, defect tolerance, nanoelectronics, Rent's rule, nanocomputing
59Zhan Chen, Israel Koren Techniques for Yield Enhancement of VLSI Adders. Search on Bibsonomy ASAP The full citation details ... 1995 DBLP  DOI  BibTeX  RDF VLSI yield, VLSI adder, defect tolerance, VLSI layout
58Aiman H. El-Maleh, Bashir M. Al-Hashimi, Aissa Melouki Transistor-level based defect tolerance for reliable nanoelectronics. Search on Bibsonomy AICCSA The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
56Fei Su, Krishnendu Chakrabarty Defect Tolerance Based on Graceful Degradation and Dynamic Reconfiguration for Digital Microfluidics-Based Biochips. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
56Fei Su, Krishnendu Chakrabarty Defect Tolerance for Gracefully-Degradable Microfluidics-Based Biochips. Search on Bibsonomy VTS The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
55Claude Thibeault, Yvon Savaria, Jean-Louis Houle Test quality of hierarchical defect-tolerant integrated circuits. Search on Bibsonomy J. Electron. Test. The full citation details ... 1992 DBLP  DOI  BibTeX  RDF defect level, fault coverage, defect tolerance, defect modeling, Combinatorial analysis
54Jing Huang 0001, Mariam Momenzadeh, Fabrizio Lombardi Defect tolerance of QCA tiles. Search on Bibsonomy DATE The full citation details ... 2006 DBLP  DOI  BibTeX  RDF emerging technologies, defect tolerance, QCA
53Reza M. Rad, Mohammad Tehranipoor SCT: A novel approach for testing and configuring nanoscale devices. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF Configuration and testing, reconfigurable nanoscale devices, fault tolerance, crossbar, nanowire
52Hongbin Sun 0001, Nanning Zheng 0001, Tong Zhang 0002 Realization of L2 Cache Defect Tolerance Using Multi-bit ECC. Search on Bibsonomy DFT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
51Rahul Jain 0004, Anindita Mukherjee, Kolin Paul Defect-Aware Design Paradigm for Reconfigurable Architectures. Search on Bibsonomy ISVLSI The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
48Arvind Kumar, Sandip Tiwari Testing and Defect Tolerance: A Rent's Rule Based Analysis and Implications on Nanoelectronics. Search on Bibsonomy DFT The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
47Kristian Granhaug, Snorre Aunet Improving Yield and Defect Tolerance in Subthreshold CMOS Through Output-Wired Redundancy. Search on Bibsonomy J. Electron. Test. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF Subthreshold CMOS, Output-wired redundancy, Yield and defect tolerance
47Israel Koren, Zahava Koren Analysis of a Hybrid Defect-Tolerance Scheme for High-Density Memory ICs. Search on Bibsonomy DFT The full citation details ... 1997 DBLP  DOI  BibTeX  RDF Memory IC, yield, defect-tolerance
45Kouhi Shinohara, Minoru Watanabe Defect tolerance of holographic configurations in ORGAs. Search on Bibsonomy IPDPS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
45Glenn H. Chapman, Vijay K. Jain Defect Tolerance for a Capacitance Based Nanoscale Biosensor. Search on Bibsonomy DFT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
45S. Ramsundar, Ahmad A. Al-Yamani, Dhiraj K. Pradhan Defect Tolerance in Nanotechnology Switches Using a Greedy Reconfiguration Algorithm. Search on Bibsonomy ISQED The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
43Mehdi Baradaran Tahoori Application-independent defect-tolerant crossbar nano-architectures. Search on Bibsonomy ICCAD The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
41Yoonjae Huh, Yoon-Hwa Choi Module Grouping for Defect Tolerance in Nanoscale Memory. Search on Bibsonomy DFT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
40Teijiro Isokawa, Shin'ya Kowada, Ferdinand Peper, Naotake Kamiura, Nobuyuki Matsui Online isolation of defects in cellular nanocomputers. Search on Bibsonomy Frontiers Comput. Sci. China The full citation details ... 2007 DBLP  DOI  BibTeX  RDF radom fly, cellular automata, asynchronous, nanotechnology, defect tolerance
39Vinu Vijay Kumar, John C. Lach Heterogeneous Redundancy for Fault and Defect Tolerance with Complexity Independent Area Overhead. Search on Bibsonomy DFT The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
39Mahim Mishra, Seth Copen Goldstein Defect Tolerance at the End of the Roadmap. Search on Bibsonomy ITC The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
39W. Bruce Culbertson, Rick Amerson, Richard J. Carter, Philip Kuekes, Greg Snider Defect tolerance on the Teramac custom computer. Search on Bibsonomy FCCM The full citation details ... 1997 DBLP  DOI  BibTeX  RDF
38Konstantin Likharev Defect-Tolerant Hybrid CMOS/Nanoelectronic Circuits. Search on Bibsonomy DFT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
37Teijiro Isokawa, Shin'ya Kowada, Yousuke Takada, Ferdinand Peper, Naotake Kamiura, Nobuyuki Matsui Defect-Tolerance in Cellular Nanocomputers. Search on Bibsonomy New Gener. Comput. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF Cellular Automata, Configurability, Asynchronous, Nanotechnology, Defect Tolerance
37Mehdi Baradaran Tahoori Application-independent defect tolerance of reconfigurable nanoarchitectures. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2006 DBLP  DOI  BibTeX  RDF reconfigurable architectures, nanotechnology, Defect tolerance
37Fausto Distante, Mariagiovanna Sami, Renato Stefanelli Array partitioning to achieve defect tolerance. Search on Bibsonomy EUROMICRO The full citation details ... 1997 DBLP  DOI  BibTeX  RDF array partitioning, processing arrays, run time faults, reconfiguration techniques, architectural regularity, interconnection channel width, reconfiguration efficiency, partitioning approach, critical fault patterns, fault tolerance, redundancy, reconfigurable architectures, survival, defect tolerance, path length
36Tao Xu 0002, Krishnendu Chakrabarty, Fei Su Defect-Aware Synthesis of Droplet-Based Microfluidic Biochips. Search on Bibsonomy VLSI Design The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
36Xiaohong Jiang 0001, Susumu Horiguchi, Yue Hao Predicting the Yield Efficacy of a Defect-Tolerant Embedded Core. Search on Bibsonomy DFT The full citation details ... 2000 DBLP  DOI  BibTeX  RDF
36Marco Broglia, Giacomo Buonanno, Mariagiovanna Sami, M. Selvini Designing for Yield: A Defect-Tolerant Approach to High-Level Synthesis. Search on Bibsonomy DFT The full citation details ... 1998 DBLP  DOI  BibTeX  RDF Slice, Defect Tolerance, Data-Path
35Mohammad Tehranipoor, Reza M. Rad Defect Tolerance for Nanoscale Crossbar-Based Devices. Search on Bibsonomy IEEE Des. Test Comput. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
34Mehdi Baradaran Tahoori BISM: built-in self map for hybrid crossbar nano-architectures. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2009 DBLP  DOI  BibTeX  RDF crossbar array, emerging nanotechnologies, logic mapping
33Lei Zhang 0008, Yinhe Han 0001, Qiang Xu 0001, Xiaowei Li 0001 Defect Tolerance in Homogeneous Manycore Processors Using Core-Level Redundancy with Unified Topology. Search on Bibsonomy DATE The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
32Shu Li, Tong Zhang 0002 Exploratory study on circuit and architecture design of very high density diode-switch phase change memories. Search on Bibsonomy ISQED The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
32Vamsi Vankamamidi, Fabrizio Lombardi Design of defect tolerant tile-based QCA circuits. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2008 DBLP  DOI  BibTeX  RDF missing cell, simulation, qca
32Timothy J. Dysart, Peter M. Kogge System Reliabilities When Using Triple Modular Redundancy in Quantum-Dot Cellular Automata. Search on Bibsonomy DFT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
30Reza M. Rad, Mohammad Tehranipoor SCT: An Approach For Testing and Configuring Nanoscale Devices. Search on Bibsonomy VTS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
30Mehdi Baradaran Tahoori Defects, Yield, and Design in Sublithographic Nano-electronics. Search on Bibsonomy DFT The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
30Bogdan M. Maziarz, Vijay K. Jain Automatic Reconfiguration and Yield of the TESH Multicomputer Network. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2002 DBLP  DOI  BibTeX  RDF TESH, fault-tolerance, routing, VLSI, Interconnection networks, reconfiguration, redundancy, yield, hierarchical networks, manufacturing defects, parallel computing systems, ULSI
30V. Hecht, Karsten Rönner, Peter Pirsch A defect-tolerant systolic array implementation for real time image processing. Search on Bibsonomy J. VLSI Signal Process. The full citation details ... 1993 DBLP  DOI  BibTeX  RDF
29Wei Xu 0021, Yiran Chen 0001, Xiaobin Wang, Tong Zhang 0002 Improving STT MRAM storage density through smaller-than-worst-case transistor sizing. Search on Bibsonomy DAC The full citation details ... 2009 DBLP  DOI  BibTeX  RDF STT MRAM, defect tolerance, transistor sizing
29Jing Huang 0001, Mariam Momenzadeh, Fabrizio Lombardi On the Tolerance to Manufacturing Defects in Molecular QCA Tiles for Processing-by-wire. Search on Bibsonomy J. Electron. Test. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF processing by wire, emerging technologies, defect tolerance, QCA
28Kristian Granhaug, Snorre Aunet Improving Yield and Defect Tolerance in Multifunction Subthreshold CMOS Gates. Search on Bibsonomy DFT The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
28Mariam Momenzadeh, Jing Huang 0001, Fabrizio Lombardi Defect Characterization and Tolerance of QCA Sequential Devices and Circuits. Search on Bibsonomy DFT The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
28Debayan Bhaduri, Sandeep K. Shukla NANOPRISM: a tool for evaluating granularity vs. reliability trade-offs in nano architectures. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2004 DBLP  DOI  BibTeX  RDF CTMR, defect-tolerant architecture, nanotechnology, granularity, TMR, PRISM
23Shuo Wang, Jianwei Dai, Lei Wang 0003 Defect-tolerant digital filtering with unreliable molecular electronics. Search on Bibsonomy SiPS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
23Hayssam El-Razouk, Zine Abid A New Transistor-Redundant Voter for Defect-Tolerant Digital Circuits. Search on Bibsonomy CCECE The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
23Shanrui Zhang, Minsu Choi, Nohpill Park Modeling Yield of Carbon-Nanotube/Silicon-Nanowire FET-Based Nanoarray Architecture with h-hot Addressing Scheme. Search on Bibsonomy DFT The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
23Gethin Norman, David Parker 0001, Marta Z. Kwiatkowska, Sandeep K. Shukla Evaluating the Reliability of Defect-Tolerant Architectures for Nanotechnology with Probabilistic Model Checking. Search on Bibsonomy VLSI Design The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
21Michael Crocker, Xiaobo Sharon Hu, Michael T. Niemier Defects and faults in QCA-based PLAs. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF logic mapping, Nanotechnology, faults, defects, quantum-dot cellular automata
21Somnath Paul, Swarup Bhunia MBARC: A scalable memory based reconfigurable computing framework for nanoscale devices. Search on Bibsonomy ASP-DAC The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
21Tadashi Kunieda, Teijiro Isokawa, Ferdinand Peper, Ayumu Saitoh, Naotake Kamiura, Nobuyuki Matsui Reconfiguring Circuits Around Defects in Self-Timed Cellular Automata. Search on Bibsonomy ACRI The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
21Dmitri B. Strukov, Konstantin K. Likharev A reconfigurable architecture for hybrid CMOS/Nanodevice circuits. Search on Bibsonomy FPGA The full citation details ... 2006 DBLP  DOI  BibTeX  RDF integrated hybrid circuits, architecture, programmable logic, nanoelectronics, programmable interconnect
21Teijiro Isokawa, Shin'ya Kowada, Ferdinand Peper, Naotake Kamiura, Nobuyuki Matsui Online Marking of Defective Cells by Random Flies. Search on Bibsonomy ACRI The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
21Abderrahim Doumar, Satoshi Kaneko, Hideo Ito Defect and Fault Tolerance FPGAs by Shifting the Configuration Data. Search on Bibsonomy DFT The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
19John R. Samson Jr., Wilfrido Alejandro Moreno, Fernando J. Falquez Validating fault tolerant designs using laser fault injection (LFI). Search on Bibsonomy DFT The full citation details ... 1997 DBLP  DOI  BibTeX  RDF fault tolerant designs validation, laser fault injection, VHSIC technology, in situ testing, transient error conditions, VLSI, faults, automated testing, transient, VLSI technology
19Xiaojun Ma, Masoud Hashempour, Lei Wang 0003, Fabrizio Lombardi Manufacturing yield of QCA circuits by synthesized DNA self-assembled templates. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2010 DBLP  DOI  BibTeX  RDF design, manufacturing, nanotechnology, defect tolerance
19Siddhartha Datta, Bharat Joshi, Arun Ravindran, Arindam Mukherjee 0001 Efficient parallel testing and diagnosis of digital microfluidic biochips. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF Microfluidic biochip, droplet flooding, fault tolerance, testing, reconfigurability, defect tolerance, multiple faults, microfluidics
19Muzaffer O. Simsir, Srihari Cadambi, Franjo Ivancic, Martin Rötteler, Niraj K. Jha A hybrid nano-CMOS architecture for defect and fault tolerance. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF nanotechnology, Defect tolerance, nanowires
19Raphael Rubin, André DeHon Choose-your-own-adventure routing: lightweight load-time defect avoidance. Search on Bibsonomy FPGA The full citation details ... 2009 DBLP  DOI  BibTeX  RDF bitstream load, in-field repair, defect tolerance, alternatives, programmable interconnect
19Salvatore Pontarelli, Marco Ottavi, Vamsi Vankamamidi, Gian Carlo Cardarilli, Fabrizio Lombardi, Adelio Salsano Analysis and Evaluations of Reliability of Reconfigurable FPGAs. Search on Bibsonomy J. Electron. Test. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF FPGA, Reliability, Fault model, Defect tolerance
19Michael Leuchtenburg, Pritish Narayanan, Teng Wang, Csaba Andras Moritz Impact of Process Variation in Fault-Resilient Streaming Nanoprocessors. Search on Bibsonomy NanoNet The full citation details ... 2008 DBLP  DOI  BibTeX  RDF nanoscale processor, process variation, defect tolerance
19Kypros Constantinides, Stephen Plaza, Jason A. Blome, Valeria Bertacco, Scott A. Mahlke, Todd M. Austin, Bin Zhang 0011, Michael Orshansky Architecting a reliable CMP switch architecture. Search on Bibsonomy ACM Trans. Archit. Code Optim. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF CMP switch, reliability, defect-tolerance
19Jaidev P. Patwardhan, Chris Dwyer, Alvin R. Lebeck A self-organizing defect tolerant SIMD architecture. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF Self-organizing, SIMD, data parallel, DNA, defect tolerance, nanocomputing, bit-serial
19Jaidev P. Patwardhan, Chris Dwyer, Alvin R. Lebeck, Daniel J. Sorin NANA: A nano-scale active network architecture. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2006 DBLP  DOI  BibTeX  RDF Accumulator ISA, defect isolation, reverse path forwarding, active network, DNA, defect tolerance, self-assembly, carbon nanotube, nanoelectronics, nanocomputing
19Song Peng, Rajit Manohar Yield enhancement of asynchronous logic circuits through 3-dimensional integration technology. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2006 DBLP  DOI  BibTeX  RDF asynchronous circuits, yield, defect tolerance, 3D integration, self-reconfiguration
19Jaidev P. Patwardhan, Vijeta Johri, Chris Dwyer, Alvin R. Lebeck A defect tolerant self-organizing nanoscale SIMD architecture. Search on Bibsonomy ASPLOS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF self-organizing, SIMD, data parallel, DNA, defect tolerance, nanocomputing, bit-serial
19Mahim Mishra, Timothy J. Callahan, Tiberiu Chelcea, Girish Venkataramani, Seth Copen Goldstein, Mihai Budiu Tartan: evaluating spatial computation for whole program execution. Search on Bibsonomy ASPLOS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF low power, asynchronous circuits, reconfigurable hardware, defect tolerance, spatial computation, dataflow machine
19André DeHon Nanowire-based programmable architectures. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2005 DBLP  DOI  BibTeX  RDF Manhattan mesh, stochastic construction, sublithographic architecture, programmable logic arrays, Defect tolerance, nanowires, programmable interconnect
19Rajesh K. Gupta 0001 Nanotechnology: Where science of the small meets math of the large. Search on Bibsonomy IEEE Des. Test Comput. The full citation details ... 2005 DBLP  DOI  BibTeX  RDF scalability, integration, reconfiguration, nanotechnology, defect tolerance
19Chen He, Margarida F. Jacome, Gustavo de Veciana A Reconfiguration-Based Defect-Tolerant Design Paradigm for Nanotechnologies. Search on Bibsonomy IEEE Des. Test Comput. The full citation details ... 2005 DBLP  DOI  BibTeX  RDF probabilistic design, reconfiguration, Nanotechnologies, defect tolerance
19Mariam Momenzadeh, Marco Ottavi, Fabrizio Lombardi Modeling QCA Defects at Molecular-level in Combinational Circuits. Search on Bibsonomy DFT The full citation details ... 2005 DBLP  DOI  BibTeX  RDF fault model, emerging technology, defect tolerance, QCA
19Fei Su, Krishnendu Chakrabarty Unified high-level synthesis and module placement for defect-tolerant microfluidic biochips. Search on Bibsonomy DAC The full citation details ... 2005 DBLP  DOI  BibTeX  RDF synthesis, placement, defect tolerance, microfluidics, biochip
19Marco Ottavi, Xiaopeng Wang, Fred J. Meyer, Fabrizio Lombardi Simulation of reconfigurable memory core yield. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2004 DBLP  DOI  BibTeX  RDF Markov chain, manufacturability, yield, defect tolerance
19Margarida F. Jacome, Chen He, Gustavo de Veciana, Stephen Bijansky Defect tolerant probabilistic design paradigm for nanotechnologies. Search on Bibsonomy DAC The full citation details ... 2004 DBLP  DOI  BibTeX  RDF probabilistic design, nanotechnologies, defect tolerance
19Fred J. Meyer, Nohpill Park Predicting Defect-Tolerant Yield in the Embedded Core Context. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2003 DBLP  DOI  BibTeX  RDF Yield, integrated circuit, defect tolerance, embedded core
19Thomas S. Barnett, Adit D. Singh, Victor P. Nelson Yield-Reliability Modeling for Fault Tolerant Integrated Circuits. Search on Bibsonomy DFT The full citation details ... 2001 DBLP  DOI  BibTeX  RDF infant mortality, negative binomial distribution, clustering, reliability, redundancy, yield, defects, defect tolerance, burn-in
19Yves Audet, Glenn H. Chapman Design of a Self-Correcting Active Pixel Sensor. Search on Bibsonomy DFT The full citation details ... 2001 DBLP  DOI  BibTeX  RDF defect tolerance, digital cameras, Active Pixel Sensors
19Weiping Shi, Ming-Feng Chang, W. Kent Fuchs Harvest Rate of Reconfigurable Pipelines. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1996 DBLP  DOI  BibTeX  RDF Harvest rate, pipelines, yield, random graphs, defect tolerance, percolation, reconfigurable arrays
19Claude Thibeault, Yvon Savaria, Jean-Louis Houle A Fast Method to Evaluate the Optimum Number of Spares in Defect-Tolerant Integrated Circuits. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1994 DBLP  DOI  BibTeX  RDF defect-tolerant integrated circuits, optimum number of spares, reconfiguration strategies, optimum redundancy, VLSI, logic testing, redundancy, defect tolerance, circuit reliability, yield models, integrated circuit manufacture
18Takuto Nishimura, Yuya Ichikawa, Akira Goda, Naoko Misawa, Chihiro Matsui, Ken Takeuchi Stochastic Computing-based Computation-in-Memory (SC CiM) Architecture for DNNs and Hierarchical Evaluations of Non-volatile Memory Error and Defect Tolerance. Search on Bibsonomy IMW The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
18Shiva Shankar Thiagarajan, Suriyaprakash Natarajan, Yiorgos Makris A defect tolerance framework for improving yield. Search on Bibsonomy DAC The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
18Sebastian Dengler, Said Lahriri, Emanuel Trunzer, Birgit Vogel-Heuser Applied machine learning for a zero defect tolerance system in the automated assembly of pharmaceutical devices. Search on Bibsonomy Decis. Support Syst. The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
18Dilip Kumar Maity, Surajit Kumar Roy, Chandan Giri TSV-Cluster Defect Tolerance Using Tree-Based Redundancy for Yield Improvement of 3-D ICs. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
18Tanmoy Chaku, Aarjesh Rakshit, Ismail Sarkar, Malay Kule On Defect Tolerance of Nanocrossbar Arrays using Divide and Conquer Technique. Search on Bibsonomy ISDCS The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
18Samiya Mahjabin, Md Mahfuzul Haque, Md. Khan Sobayel Bin Rafiq, M. S. Jamal, Mohammad Aminul Islam, V. Selvanathan, Abdulaziz K. Assaifan, Hamad F. Alharbi, K. Sopian, Nowshad Amin, Md. Akhtaruzzaman Perceiving of Defect Tolerance in Perovskite Absorber Layer for Efficient Perovskite Solar Cell. Search on Bibsonomy IEEE Access The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
18Xiaojing Zha, Yinshui Xia Defective cell reuse based defect-tolerance method for CMOL cell mapping optimization. Search on Bibsonomy Microelectron. J. The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
18Suriyaprakash Natarajan, Andres F. Malavasi, Pascal Andreas Meinerzhagen Automated Design For Yield Through Defect Tolerance. Search on Bibsonomy VTS The full citation details ... 2020 DBLP  DOI  BibTeX  RDF
18Onur Tunali, Mustafa Altun A Fast Logic Mapping Algorithm for Multiple-Type-Defect Tolerance in Reconfigurable Nano-Crossbar Arrays. Search on Bibsonomy IEEE Trans. Emerg. Top. Comput. The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
18Hossein Pourmeidani, Mehdi Habibi A Range Matching CAM for Hierarchical Defect Tolerance Technique in NRAM Structures. Search on Bibsonomy CoRR The full citation details ... 2019 DBLP  BibTeX  RDF
Displaying result #1 - #100 of 182 (100 per page; Change: )
Pages: [1][2][>>]
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license