The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for phrase nano-cmos (changed automatically) with no syntactic query expansion in all metadata.

Publication years (Num. hits)
2003-2007 (16) 2008-2009 (34) 2010-2011 (25) 2012-2013 (18) 2014-2022 (11)
Publication types (Num. hits)
article(40) inproceedings(64)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 48 occurrences of 43 keywords

Results
Found 104 publication records. Showing 104 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
91Weisheng Zhao, Guillaume Agnus, Vincent Derycke, Arianna Filoramo, Christian Gamrat, Jean-Philippe Bourgoin Functional Model of Carbon Nanotube Programmable Resistors for Hybrid Nano/CMOS Circuit Design. Search on Bibsonomy NanoNet The full citation details ... 2009 DBLP  DOI  BibTeX  RDF Hybrid Nano/CMOS circuits, OG-CNTFET, Verilog-A, Carbon Nanotube, Functional Modelling
74Dhruva Ghai, Saraju P. Mohanty, Elias Kougianos Unified P4 (power-performance-process-parasitic) fast optimization of a Nano-CMOS VCO. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2009 DBLP  DOI  BibTeX  RDF dual oxide technology, nano-cmos, performance aware design, vco, process variation, parasitics, power aware design
60Garima Thakral, Saraju P. Mohanty, Dhruva Ghai, Dhiraj K. Pradhan A DOE-ILP assisted conjugate-gradient based power and stability optimization in High-K Nano-CMOS SRAM. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2010 DBLP  DOI  BibTeX  RDF nano-CMOS, power, leakage, SRAM, static noise margin
58Liangxiu Han, Asen Asenov, Dave Berry, Campbell Millar, Gareth Roy, Scott Roy, Richard O. Sinnott, Gordon Stewart 0002 Towards a Grid-Enabled Simulation Framework for Nano-CMOS Electronics. Search on Bibsonomy eScience The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
48Wei Zhang 0012, Niraj K. Jha, Li Shang A hybrid Nano/CMOS dynamically reconfigurable system - Part II: Design optimization flow. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF design optimization flow, logic folding, Dynamic reconfiguration, NATURE
47Dhruva Ghai, Saraju P. Mohanty, Elias Kougianos A process and supply variation tolerant nano-CMOS low voltage, high speed, a/d converter for system-on-chip. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2008 DBLP  DOI  BibTeX  RDF flash adc, nano-cmos, ti comparator, process variation, analog-to-digital converter, low voltage, high speed
47YuHua Cheng A glance of technology efforts for design-for-manufacturing in nano-scale CMOS processes. Search on Bibsonomy Sci. China Ser. F Inf. Sci. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF nano-CMOS IC design, IC design methodology, CMOS design technology platform, design-for-manufacturing (DFM), design-for-yield
43Lech Józwiak, Artur Chojnacki, Aleksander Slusarczyk High-Quality Circuit Synthesis for Modern Technologies. Search on Bibsonomy ISQED The full citation details ... 2008 DBLP  DOI  BibTeX  RDF nano CMOS technologies, high-speed and low-power circuits, information-driven synthesis, multi-objective optimization, circuit synthesis
39Dhruva Ghai, Saraju P. Mohanty, Elias Kougianos Variability-aware optimization of nano-CMOS Active Pixel Sensors using design and analysis of Monte Carlo experiments. Search on Bibsonomy ISQED The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
34Wei Zhang 0012, Li Shang, Niraj K. Jha NanoMap: An Integrated Design Optimization Flow for a Hybrid Nanotube/CMOS Dynamically Reconfigurable Architecture. Search on Bibsonomy DAC The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
32Saraju P. Mohanty, Dhruva Ghai, Elias Kougianos, Bharat Joshi A universal level converter towards the realization of energy efficient implantable drug delivery Nano-Electro-Mechanical-Systems. Search on Bibsonomy ISQED The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
31Dhruva Ghai, Saraju P. Mohanty, Elias Kougianos, Priyadarsan Patra A PVT aware accurate statistical logic library for high- metal-gate nano-CMOS. Search on Bibsonomy ISQED The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
31Saraju P. Mohanty Unified Challenges in Nano-CMOS High-Level Synthesis. Search on Bibsonomy VLSI Design The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
31Ajith Amerasekera Concurrent Optimization of Technology and Design for Nano CMOS. Search on Bibsonomy VLSI Design The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
29Alexander Flocke, Tobias G. Noll Fundamental analysis of resistive nano-crossbars for the use in hybrid Nano/CMOS-memory. Search on Bibsonomy ESSCIRC The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
21Kazuya Shimizu, Masato Kaneta, HaiJun Lin, Haruo Kobayashi 0001, Nobukazu Takai, Masao Hotta A Time-to-Digital Converter with small circuitry. Search on Bibsonomy ASP-DAC The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Hei Wong, Shurong Dong, Zehua Chen Effects of non-fatal electrostatic discharge on the threshold voltage degradation in nano CMOS devices. Search on Bibsonomy Sci. China Inf. Sci. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
18Hamed Jooypa, Daryoosh Dideban, Hadi Heidari Statistical Strategies to Capture Correlation Between Overshooting Effect and Propagation Delay Time in Nano-CMOS Inverters. Search on Bibsonomy IEEE Access The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
18Xuebing Cao, Liyi Xiao, Linzhe Li, Jie Li 0030, Tianqi Wang Simulation of Proton Induced Single Event Upsets in Bulk Nano-CMOS SRAMs. Search on Bibsonomy ICICDT The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
18Shibaji Banerjee, Jimson Mathew An Optimal Leakage-Aware Approach for Nano-CMOS Post-Physical-Optimization. Search on Bibsonomy J. Low Power Electron. The full citation details ... 2017 DBLP  DOI  BibTeX  RDF
18Vikram B. Suresh, Sandip Kundu Managing Test Coverage Uncertainty due to Random Noise in Nano-CMOS: A Case-Study on an SRAM Array. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
18Pengpeng Ren, Runsheng Wang, Ru Huang Layout dependent BTI and HCI degradation in nano CMOS technology: A new time-dependent LDE and impacts on circuit at end of life. Search on Bibsonomy ICICDT The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
18Timothy Ganesan, I. Elamvazuthi, Pandian Vasant Multiobjective design optimization of a nano-CMOS voltage-controlled oscillator using game theoretic-differential evolution. Search on Bibsonomy Appl. Soft Comput. The full citation details ... 2015 DBLP  DOI  BibTeX  RDF
18Sankit R. Kassa, Rajendra Kumar Nagaria A Review on Robust Low Power System Level Digital Circuit Design Approaches in Nano-CMOS Technologies. Search on Bibsonomy ICCCT The full citation details ... 2015 DBLP  DOI  BibTeX  RDF
18Oghenekarho Okobiah, Saraju P. Mohanty, Elias Kougianos Nano-CMOS thermal sensor design optimization for efficient temperature measurement. Search on Bibsonomy Integr. The full citation details ... 2014 DBLP  DOI  BibTeX  RDF
18Mehdi Habibi, Hossein Pourmeidani A hierarchical defect repair approach for hybrid nano/CMOS memory reliability enhancement. Search on Bibsonomy Microelectron. Reliab. The full citation details ... 2014 DBLP  DOI  BibTeX  RDF
18Haruo Kobayashi 0001, Hitoshi Aoki, Kentaroh Katoh, Congbing Li Analog/mixed-signal circuit design in nano CMOS era. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2014 DBLP  DOI  BibTeX  RDF
18Zheng Xie, Doug A. Edwards Computational Performance Optimisation for Statistical Analysis of the Effect of Nano-CMOS Variability on Integrated Circuits. Search on Bibsonomy VLSI Design The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Mauro Olivieri, Antonio Mastrandrea A General Design Methodology for Synchronous Early-Completion-Prediction Adders in Nano-CMOS DSP Architectures. Search on Bibsonomy VLSI Design The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Oghenekarho Okobiah, Saraju P. Mohanty, Elias Kougianos Geostatistical-inspired fast layout optimisation of a nano-CMOS thermal sensor. Search on Bibsonomy IET Circuits Devices Syst. The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Dhruva Ghai, Saraju P. Mohanty, Garima Thakral Fast optimization of nano-CMOS voltage-controlled oscillator using polynomial regression and genetic algorithm. Search on Bibsonomy Microelectron. J. The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Andrew S. Cassidy, Julius Georgiou, Andreas G. Andreou Design of silicon brains in the nano-CMOS era: Spiking neurons, learning synapses and neural architecture optimization. Search on Bibsonomy Neural Networks The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Vikram B. Suresh, Sandip Kundu Managing test coverage uncertainty due to thermal noise in nano-CMOS: A case-study on an SRAM array. Search on Bibsonomy ICCD The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Dhruva Ghai, Saraju P. Mohanty, Garima Thakral Fast analog design optimization using regression-based modeling and genetic algorithm: A nano-CMOS VCO case study. Search on Bibsonomy ISQED The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
18Saraju P. Mohanty, Jawar Singh, Elias Kougianos, Dhiraj K. Pradhan Statistical DOE-ILP based power-performance-process (P3) optimization of nano-CMOS SRAM. Search on Bibsonomy Integr. The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Houda Daoud, Samir Ben Salem, Sonia Zouari, Mourad Loulou Use of robust Predictive Method for nano-CMOS Process: Application to Basic Block Analog Circuit Design. Search on Bibsonomy J. Circuits Syst. Comput. The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Luo Sun, Jimson Mathew, Dhiraj K. Pradhan, Saraju P. Mohanty Enhanced Statistical Blockade Approaches for Fast Robustness Estimation and Compensation of Nano-CMOS Circuits. Search on Bibsonomy J. Low Power Electron. The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Oleg Garitselov, Saraju P. Mohanty, Elias Kougianos Accurate Polynomial Metamodeling-Based Ultra-Fast Bee Colony Optimization of a Nano-CMOS Phase-Locked Loop. Search on Bibsonomy J. Low Power Electron. The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Oghenekarho Okobiah, Saraju P. Mohanty, Elias Kougianos Geostatistical-Inspired Metamodeling and Optimization of Nano-CMOS Circuits. Search on Bibsonomy ISVLSI The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Oghenekarho Okobiah, Saraju P. Mohanty, Elias Kougianos, Oleg Garitselov, Geng Zheng Stochastic Gradient Descent Optimization for Low Power Nano-CMOS Thermal Sensor Design. Search on Bibsonomy ISVLSI The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Teresa Serrano-Gotarredona, Bernabé Linares-Barranco Design of adaptive nano/CMOS neural architectures. Search on Bibsonomy ICECS The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Saraju P. Mohanty, Elias Kougianos, Oleg Garitselov, Javier Moreno Molina Polynomial-metamodel assisted fast power optimization of Nano-CMOS PLL components. Search on Bibsonomy FDL The full citation details ... 2012 DBLP  BibTeX  RDF
18Oleg Garitselov, Saraju P. Mohanty, Elias Kougianos, Geng Zheng Particle swarm optimization over non-polynomial metamodels for fast process variation resilient design of Nano-CMOS PLL. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Pedro Pereira 0001, M. Helena Fino, Fernando J. V. Coito, Mário Ventim-Neves Optimization-Based Design of Nano-CMOS LC-VCOs. Search on Bibsonomy DoCEIS The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Oleg Garitselov, Saraju P. Mohanty, Elias Kougianos Fast-Accurate Non-Polynomial Metamodeling for Nano-CMOS PLL Design Optimization. Search on Bibsonomy VLSI Design The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
18Cédric Hocquet, Dina Kamel, Francesco Regazzoni 0001, Jean-Didier Legat, Denis Flandre, David Bol, François-Xavier Standaert Harvesting the potential of nano-CMOS for lightweight cryptography: an ultra-low-voltage 65 nm AES coprocessor for passive RFID tags. Search on Bibsonomy J. Cryptogr. Eng. The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Shibaji Banerjee, Jimson Mathew, Saraju P. Mohanty, Dhiraj K. Pradhan, Maciej J. Ciesielski A Variation-Aware Taylor Expansion Diagram-Based Approach for Nano-CMOS Register-Transfer Level Leakage Optimization. Search on Bibsonomy J. Low Power Electron. The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Bhavana N. Joshi, Yogesh S. Mhaisagar, Ashok M. Mahajan Analysis of interconnect capacitance for sub nano CMOS technology using the low dielectric material. Search on Bibsonomy Microelectron. Reliab. The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Oleg Garitselov, Saraju P. Mohanty, Elias Kougianos, Priyadarsan Patra Bee Colony Inspired Metamodeling Based Fast Optimization of a Nano-CMOS PLL. Search on Bibsonomy ISED The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Luo Sun, Jimson Mathew, Dhiraj K. Pradhan, Saraju P. Mohanty Statistical Blockade Method for Fast Robustness Estimation and Compensation of Nano-CMOS Arithmetic Circuits. Search on Bibsonomy ISED The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Michal Bryk, Lech Józwiak, Wieslaw Kuzmicz Rapid and Accurate Leakage Power Estimation for Nano-CMOS Circuits. Search on Bibsonomy DSD The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Feng Hong, Binjie Cheng, Scott Roy, David R. S. Cumming An analytical mismatch model of nano-CMOS device under impact of intrinsic device variability. Search on Bibsonomy ISCAS The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Oghenekarho Okobiah, Saraju P. Mohanty, Elias Kougianos, Mahesh Poolakkaparambil Towards robust nano-CMOS sense amplifier design: a dual-threshold versus dual-oxide perspective. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Oleg Garitselov, Saraju P. Mohanty, Elias Kougianos Fast optimization of nano-CMOS mixed-signal circuits through accurate metamodeling. Search on Bibsonomy ISQED The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Mouna Karmani, Ka Lok Man, Chiraz Khedhiri, Belgacem Hamdi Design for testability in nano-CMOS analog integrated circuits using a new design analog checker. Search on Bibsonomy ISOCC The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Shibaji Banerjee, Jimson Mathew, Dhiraj K. Pradhan, Saraju P. Mohanty, Maciej J. Ciesielski Variation-Aware TED-Based Approach for Nano-CMOS RTL Leakage Optimization. Search on Bibsonomy VLSI Design The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
18Maryam Ashouei, Abhijit Chatterjee, Adit D. Singh Post-Manufacture Tuning for Nano-CMOS Yield Recovery Using Reconfigurable Logic. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Wei Zhang 0012, Niraj K. Jha, Li Shang Low-power 3D nano/CMOS hybrid dynamically reconfigurable architecture. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Saraju P. Mohanty, Dhiraj K. Pradhan ULS: A dual-Vth/high-kappa nano-CMOS universal level shifter for system-level power management. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Garima Thakral, Saraju P. Mohanty, Dhiraj K. Pradhan, Elias Kougianos DOE-ILP Based Simultaneous Power and Read Stability Optimization in Nano-CMOS SRAM. Search on Bibsonomy J. Low Power Electron. The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Zheng Xie, Doug A. Edwards Computation reduction for statistical analysis of the effect of nano-CMOS variability on asynchronous circuits. Search on Bibsonomy DDECS The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Qin Tang, Amir Zjajo, Michel Berkelaar, Nick van der Meijs Transistor-Level Gate Modeling for Nano CMOS Circuit Verification Considering Statistical Process Variations. Search on Bibsonomy PATMOS The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Dina Kamel, Cédric Hocquet, François-Xavier Standaert, Denis Flandre, David Bol Glitch-induced within-die variations of dynamic energy in voltage-scaled nano-CMOS circuits. Search on Bibsonomy ESSCIRC The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Touqeer Azam, David R. S. Dimming Robust low power design in nano-CMOS technologies. Search on Bibsonomy ISCAS The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Garima Thakral, Saraju P. Mohanty, Dhruva Ghai, Dhiraj K. Pradhan P3 (power-performance-process) optimization of nano-CMOS SRAMusing statistical DOE-ILP. Search on Bibsonomy ISQED The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Saraju P. Mohanty, Dhruva Ghai, Elias Kougianos A P4VT (Power Performance Process Parasitic Voltage Temperature) Aware Dual-VTh Nano-CMOS VCO. Search on Bibsonomy VLSI Design The full citation details ... 2010 DBLP  DOI  BibTeX  RDF
18Garima Thakral, Saraju P. Mohanty, Dhruva Ghai, Dhiraj K. Pradhan A Combined DOE-ILP Based Power and Read Stability Optimization in Nano-CMOS SRAM. Search on Bibsonomy VLSI Design The full citation details ... 2010 DBLP  DOI  BibTeX  RDF Nanoscale CMOS, SRAM, Power Dissipation, Static Noise Margin
18Dhruva Ghai, Saraju P. Mohanty, Elias Kougianos Design of Parasitic and Process-Variation Aware Nano-CMOS RF Circuits: A VCO Case Study. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Wei Zhang 0012, Niraj K. Jha, Li Shang Design space exploration and data memory architecture design for a hybrid nano/CMOS dynamically reconfigurable architecture. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Muzaffer O. Simsir, Srihari Cadambi, Franjo Ivancic, Martin Rötteler, Niraj K. Jha A hybrid nano-CMOS architecture for defect and fault tolerance. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF nanotechnology, Defect tolerance, nanowires
18Wei Zhang 0012, Niraj K. Jha, Li Shang A hybrid nano/CMOS dynamically reconfigurable system - Part I: Architecture. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Elias Kougianos, Saraju P. Mohanty Impact of gate-oxide tunneling on mixed-signal design and simulation of a nano-CMOS VCO. Search on Bibsonomy Microelectron. J. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Ismail Saad, Michael L. P. Tan, Aaron C. E. Lee, Razali Ismail, Vijay K. Arora Scattering-limited and ballistic transport in a nano-CMOS circuit. Search on Bibsonomy Microelectron. J. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Catherine Dezan, Ciprian Teodorov, Loïc Lagadec, Michael Leuchtenburg, Teng Wang, Pritish Narayanan, Csaba Andras Moritz Towards a framework for designing applications onto hybrid nano/CMOS fabrics. Search on Bibsonomy Microelectron. J. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Yu Cao 0001, Jim Tschanz, Pradip Bose Guest Editors' Introduction: Reliability Challenges in Nano-CMOS Design. Search on Bibsonomy IEEE Des. Test Comput. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Kazuya Masu, Noboru Ishihara, Noriaki Nakayama, Takashi Sato, Shuhei Amakawa Physical design challenges to nano-CMOS circuits. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Sergio Bampi, Ricardo Reis 0001 Challenges and Emerging Technologies for System Integration beyond the End of the Roadmap of Nano-CMOS. Search on Bibsonomy VLSI-SoC The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Alain J. Martin Asynchronous logic for high variability nano-CMOS. Search on Bibsonomy ICECS The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Saket Srivastava, Aissa Melouki, Bashir M. Al-Hashimi Defect tolerance in hybrid nano/CMOS architecture using tagging mechanism. Search on Bibsonomy NANOARCH The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Saraju P. Mohanty, Bijaya K. Panigrahi ILP based Leakage Optimization during Nano-CMOS RTL Synthesis: A DOXCMOS Versus DTCMOS Perspective. Search on Bibsonomy NaBIC The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18B. P. Harish, Navakanta Bhat, Mahesh B. Patil Bridging Technology-CAD and Design-CAD for Variability Aware Nano-CMOS Circuits. Search on Bibsonomy ISCAS The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
18Seung-Hyun Song, Jae-Chul Kim, Sung-Woo Jung, Yoon-Ha Jeong Junction Depth Dependence of the Gate Induced Drain Leakage in Shallow Junction Source/Drain-Extension Nano-CMOS. Search on Bibsonomy IEICE Trans. Electron. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Ranjith Kumar, Volkan Kursun Temperature-Adaptive Energy Reduction Techniques for Nano-CMOS Circuits Displaying Reversed temperature Dependence. Search on Bibsonomy J. Circuits Syst. Comput. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Aswin Sreedhar, Alodeep Sanyal, Sandip Kundu On Modeling and Testing of Lithography Related Open Faults in Nano-CMOS Circuits. Search on Bibsonomy DATE The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Jawar Singh, Jimson Mathew, Saraju P. Mohanty, Dhiraj K. Pradhan A nano-CMOS process variation induced read failure tolerant SRAM cell. Search on Bibsonomy ISCAS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Jawar Singh, Jimson Mathew, Dhiraj K. Pradhan, Saraju P. Mohanty Failure analysis for ultra low power nano-CMOS SRAM under process variations. Search on Bibsonomy SoCC The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Muzaffer O. Simsir, Srihari Cadambi, Franjo Ivancic, Martin Rötteler, Niraj K. Jha Fault-Tolerant Computing Using a Hybrid Nano-CMOS Architecture. Search on Bibsonomy VLSI Design The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Fang-Shi Lai, Chia-Fu Lee On-Chip Voltage Down Converter to Improve SRAM Read/Write Margin and Static Power for Sub-Nano CMOS Technology. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Wei Zhao, Yu Cao 0001 Predictive technology model for nano-CMOS design exploration. Search on Bibsonomy ACM J. Emerg. Technol. Comput. Syst. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF early design exploration, process variations, predictive modeling, Technology scaling, FinFET
18Saraju P. Mohanty, Elias Kougianos Simultaneous Power Fluctuation and Average Power Minimization during Nano-CMOS Behavioral Synthesis. Search on Bibsonomy VLSI Design The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Yu Cao 0001, Wei Zhao Predictive Technology Model for Nano-CMOS Design Exploration. Search on Bibsonomy Nano-Net The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
18Jordan Lai SRAM Design Techniques for Sub-nano CMOS Technology. Search on Bibsonomy MTDT The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
18Chung-Yu Wu, Jen-Chieh Wang Optimal structure of interconnection lines for GHz giga-scale nano-CMOS system-on-chip design. Search on Bibsonomy ICECS The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
18Leland Chang, Yang-Kyu Choi, Daewon Ha, Pushkar Ranade, Shiying Xiong, Jeffrey Bokor, Chenming Hu, Tsu-Jae King 0001 Extremely scaled silicon nano-CMOS devices. Search on Bibsonomy Proc. IEEE The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
17Wei Zhang 0012, Niraj K. Jha, Li Shang NATURE: a hybrid nanotube/CMOS dynamically reconfigurable architecture. Search on Bibsonomy DAC The full citation details ... 2006 DBLP  DOI  BibTeX  RDF NRAM, logic folding, run-time reconfiguration
13Omer Khan, Sandip Kundu A model to exploit power-performance efficiency in superscalar processors via structure resizing. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2010 DBLP  DOI  BibTeX  RDF modeling, power
13Suman Kalyan Mandal, Ron Denton, Saraju P. Mohanty, Rabi N. Mahapatra Low power nanoscale buffer management for network on chip routers. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2010 DBLP  DOI  BibTeX  RDF nanoscale technology noc, soc, noc, router, dynamic power management
13Ashoka Visweswara Sathanur, Luca Benini, Alberto Macii, Enrico Macii, Massimo Poncino Temporal Discharge Current Driven Clustering for Improved Leakage Power Reduction in Row-Based Power-Gating. Search on Bibsonomy PATMOS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
13Lech Józwiak, Szymon Bieganski Technology Library Modelling for Information-driven Circuit Synthesis. Search on Bibsonomy DSD The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
13Ashoka Visweswara Sathanur, Antonio Pullini, Luca Benini, Alberto Macii, Enrico Macii, Massimo Poncino Optimal sleep transistor synthesis under timing and area constraints. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2008 DBLP  DOI  BibTeX  RDF row-based, clustering, leakage power, power-gating, standard cell, sleep transistor
Displaying result #1 - #100 of 104 (100 per page; Change: )
Pages: [1][2][>>]
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license